WO2007126601A2 - Reducing noise in an imager - Google Patents

Reducing noise in an imager Download PDF

Info

Publication number
WO2007126601A2
WO2007126601A2 PCT/US2007/006609 US2007006609W WO2007126601A2 WO 2007126601 A2 WO2007126601 A2 WO 2007126601A2 US 2007006609 W US2007006609 W US 2007006609W WO 2007126601 A2 WO2007126601 A2 WO 2007126601A2
Authority
WO
WIPO (PCT)
Prior art keywords
line
signal
sample
floating diffusion
diffusion region
Prior art date
Application number
PCT/US2007/006609
Other languages
French (fr)
Other versions
WO2007126601A3 (en
Inventor
John Ladd
Original Assignee
Micron Technology, Inc.
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Micron Technology, Inc. filed Critical Micron Technology, Inc.
Priority to EP07753252A priority Critical patent/EP1999790A2/en
Priority to CN2007800106945A priority patent/CN101410982B/en
Priority to JP2009502838A priority patent/JP2009532938A/en
Publication of WO2007126601A2 publication Critical patent/WO2007126601A2/en
Publication of WO2007126601A3 publication Critical patent/WO2007126601A3/en

Links

Classifications

    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04NPICTORIAL COMMUNICATION, e.g. TELEVISION
    • H04N25/00Circuitry of solid-state image sensors [SSIS]; Control thereof
    • H04N25/60Noise processing, e.g. detecting, correcting, reducing or removing noise
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04NPICTORIAL COMMUNICATION, e.g. TELEVISION
    • H04N25/00Circuitry of solid-state image sensors [SSIS]; Control thereof
    • H04N25/60Noise processing, e.g. detecting, correcting, reducing or removing noise
    • H04N25/67Noise processing, e.g. detecting, correcting, reducing or removing noise applied to fixed-pattern noise, e.g. non-uniformity of response
    • H04N25/671Noise processing, e.g. detecting, correcting, reducing or removing noise applied to fixed-pattern noise, e.g. non-uniformity of response for non-uniformity detection or correction
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04NPICTORIAL COMMUNICATION, e.g. TELEVISION
    • H04N25/00Circuitry of solid-state image sensors [SSIS]; Control thereof
    • H04N25/60Noise processing, e.g. detecting, correcting, reducing or removing noise
    • H04N25/616Noise processing, e.g. detecting, correcting, reducing or removing noise involving a correlated sampling function, e.g. correlated double sampling [CDS] or triple sampling
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/14Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation
    • H01L27/144Devices controlled by radiation
    • H01L27/146Imager structures
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04NPICTORIAL COMMUNICATION, e.g. TELEVISION
    • H04N25/00Circuitry of solid-state image sensors [SSIS]; Control thereof
    • H04N25/70SSIS architectures; Circuits associated therewith
    • H04N25/76Addressed sensors, e.g. MOS or CMOS sensors
    • H04N25/77Pixel circuitry, e.g. memories, A/D converters, pixel amplifiers, shared circuits or shared components
    • H04N25/778Pixel circuitry, e.g. memories, A/D converters, pixel amplifiers, shared circuits or shared components comprising amplifiers shared between a plurality of pixels, i.e. at least one part of the amplifier must be on the sensor array itself

Definitions

  • the invention relates generally to imaging devices and more particularly to a method of reducing temporal noise in an imaging device.
  • a CMOS imager circuit includes a focal plane array of pixel cells, each one of the cells including a photosensor, for example, a photogate, photoconductor or a photodiode overlying a substrate for accumulating photo- generated charge inNtfie underlying portion of the substrate.
  • Each pixel cell has a readout circuit that includes at least an output field effect transistor formed in the substrate and a charge storage region formed on the substrate connected .to the gate of an output transistor.
  • the charge storage region may be constructed as a floating diffusion region.
  • Each pixel may include at least one electronic device such as a transistor for transferring charge from the photosensor to the storage region and one device, also typically a transistor, for resetting the storage region to a predetermined charge level prior to charge transference.
  • the active elements of a pixel cell perform the necessary functions of: (1) photon to charge conversion; (2) accumulation of image charge; (3) resetting the storage region to a known state before the transfer of charge to it; (4) transfer of charge to the storage region accompanied by charge amplification; (5) selection of a pixel for readout; and (6) output and amplification of a signal representing pixel charge.
  • Photo charge may be amplified when it moves from the initial charge accumulation region to the storage region.
  • the charge at the storage region is typically converted to a pixel output voltage by a source follower output transistor.
  • CMOS imagers of the type discussed above are generally known as discussed, for example, in U.S. Patent no. 6,140,630, U.S. Patent no. 6,376,868, U.S. Patent no. 6,310,366, U.S. Patent no. 6,326,652, U.S. Patent no. 6,204,524 and U.S. Patent no. 6,333,205, assigned to Micron Technology, Inc., which are hereby incorporated by reference in their entirety.
  • FIG. 1 illustrates a portion of a conventional CMOS imager 10.
  • the illustrated imager 10 includes a pixel 20, one of many that are in a pixel array (not shown), connected to a column sample and hold circuit 40 by a pixel output line 32.
  • the imager 10 also includes a readout programmable gain amplifier (PGA) 70 and an analog-to-digital converter (ADC) 80.
  • PGA readout programmable gain amplifier
  • ADC analog-to-digital converter
  • the illustrated pixel 20 includes a photosensor 22 (e.g., a pinned photodiode, photogate, etc.), transfer transistor 24, floating diffusion region FD, reset transistor 26, source follower transistor 28 and row select transistor 30.
  • the photosensor 22 is connected to the floating diffusion region FD by the transfer transistor 24 when the transfer transistor 24 is activated by a transfer control signal TX.
  • the reset transistor 26 is connected between the floating diffusion region FD and an array pixel supply voltage Vaa-pix.
  • a reset control signal RST is used to activate the reset transistor 26, which resets the floating diffusion region FD (as is known in the art).
  • the source follower transistor 28 has its gate connected to the floating diffusion region FD and is connected between the array pixel supply voltage Vaa-pix and the row select transistor 30.
  • the source follower transistor 28 converts the stored charge at the floating diffusion region FD into an electrical output voltage signal.
  • the row select transistor 30 is controllable by a row select signal SELECT for selectively connecting the source follower transistor 28 and its output voltage signal to the pixel output line 32.
  • a second terminal of the first capacitor 44 is connected to the amplifier 70 via a first column select switch 50, which is controlled by a column select signal COLUMN_SELECT.
  • the second terminal of the first capacitor 44 is also connected to a clamping voltage VCL via a first clamping switch 46.
  • the second terminal of the second capacitor 54 is connected to the amplifier 70 by a second column select switch 60, which is controlled by the column select signal COLUMN_SELECT.
  • the second terminal of the second capacitor 54 is also connected to the clamping voltage VCL by a second clamping switch 48.
  • the clamping switches 46 , 48 are controlled by a clamping control signal CLAMP.
  • the clamping voltage VCL is used to place a charge on the two capacitors 44, 54 when it is desired to store the reset and pixel signals, respectively (when the appropriate sample and hold control signals SHR, SHS are also generated).
  • the row select signal SELECT is driven high, which activates the row select transistor 30.
  • the row select transistor 30 connects the source follower transistor 28 to the pixel output line 32.
  • the clamping control signal CLAMP is then driven high to activate the clamping switches 46, 48, allowing the clamping voltage VCL to be applied to the second terminal of the sample and hold capacitors 44, 54.
  • the reset signal RST is then pulsed to activate the reset transistor 26, which resets the floating diffusion region FD.
  • the signal from the source follower 28 (based on the reset floating diffusion region FD) is then sampled when the sample and hold reset control signal SHR is pulsed.
  • the first capacitor 44 stores the pixel reset signal V rs t-
  • Pixel-wise temporal read noise is an important pixel performance parameter.
  • a high read noise degrades the low light imaging performance of the image sensor due to a reduced signal-to-noise (SNR) ratio.
  • SNR signal-to-noise
  • the pixel must capture six photons to achieve a signal-to-noise ratio of one (excluding photon shot noise). If the read noise can be reduced, then the sensor can achieve the same signal-to-noise ratio at a reduced exposure, which will improve the low light performance of the image sensor.
  • FIG. 1 is a diagram of a portion of a typical CMOS imager
  • FIG. 3 is a diagram of a portion of a CMOS imager comprising 4-way shared pixels
  • FIG. 6 is a diagram of a portion of a CMOS imager comprising 2-way shared pixels
  • FIG. 7 is a timing diagram of an operation of the FIG. 6 imager according to an exemplary embodiment of the invention.
  • FIG. 8 is a timing diagram of an operation of the FIG. 1 imager according to an exemplary embodiment of the invention.
  • FIG. 9 illustrates an imager according to any exemplary embodiment of the invention.
  • FIG.10 shows a processor system incorporating at least one imaging device constructed in accordance with an embodiment of the invention.
  • FIG. 3 shows of a portion of a CMOS imager 110 comprising 4- way shared pixels 120.
  • the imager 110 includes a pixel 120 that contains four photosensors 22QI, 22 ⁇ , 22R, 22Q2 and transfer transistors 24QI, 24 ⁇ , 24R, 24(32/ arranged in a Bayer pattern to achieve two green Gl, G2, a blue B and a red R pixel portions.
  • the odd sample and hold circuit 140Q includes a first capacitor 144Q, second capacitor 154 ⁇ / sample and hold reset signal switch 142.Q, sample and hold pixel signal switch 152Q and a clamping switch 146o- It should be appreciated that biasing and column select circuitry are also used, but not shown • in FIG. 3.
  • Sample and hold reset signal switch 142Q is controlled by an odd sample and hold reset control signal SHR_ODD.
  • Sample and hold pixel signal switch 152Q is controlled by an odd sample and hold pixel control signal SHS_ODD.
  • the clamping switch 146o is used to place a charge on the two capacitors 144Q, 154Q when it is desired to store the reset and pixel signals, respectively.
  • the sample and hold circuits 14Og, 14OQ are connected to amplifier and analog-to-digital conversion stages 17OE, 17OQ, which form a digital signal output from the differential signals (V rs ⁇ -, V 3 Jg) received from the sample and hold circuits 14OQ-
  • the first transfer gate control signal TXA ⁇ n+l> is pulsed to allow charges from the blue portion B to transfer (via transistor 24 ⁇ ) to the even floating diffusion region FDg and charges from the second green portion G2 to transfer (via transistor 24 ⁇ 2) to the odd floating diffusion region FDQ.
  • the even sample and hold pixel control signal SHS_EVEN is pulsed to store the blue pixel signal value generated by source follower 128g (based on the stored charge in the even floating diffusion region FDg) into capacitor 154g (via switch 152 ⁇ ).
  • the odd sample and hold pixel control signal SHS_ODD is pulsed to store the second green pixel signal value generated by source follower 128Q (based on the stored charge in the odd floating diffusion region FDQ) into capacitor 154Q (via switch 152Q).
  • the two floating diffusion regions FD]J, FDQ are reset again by asserting the reset control signals RST ⁇ n> / RST ⁇ n+l>.
  • the reset signals and the pixel signal values from the red and first green portion are then readout and sampled.
  • the timing for the subsequent sampling of the reset signal values and the transfer and sampling of the red and first green pixel signal values follow the FIG. 4 timing diagram (except that TXB ⁇ n+l> is generated instead of TXA ⁇ n+l>). In a preferred operation of the FIG.
  • the first and second green pixel portions Gl, G2 are routed to the same sample and hold circuit 140Q while the red and blue portions R,B are routed to sample and hold circuit 140 ⁇ ; thus forming a red/blue channel and a green channel.
  • another selection signal and additional sample and hold input switches are used to route the signals to the desired sample and hold capacitors.
  • imager 110 suffers from the high frequency noise problem.
  • increasing the size of the capacitors 144 ⁇ , 144 ⁇ / 154 ⁇ , 154o could mitigate this problem, but is not a suitable solution.
  • the high frequency noise problem can be substantially mitigated without increasing capacitor size by operating the imager 110 in a different manner than the manner shown in FIG. 4.
  • FIG. 5 illustrates an exemplary operating method in accordance with the present invention, which is designed to cause multiple sample and hold capacitors to be connected to the column output line during most of the sampling operations.
  • the effective capacitance seen on the column output line is greatly increased without increasing die size or the size of the sample and hold capacitors (or adding other capacitors to the imager 110).
  • a reset signal value from source follower 128g (based on the reset even floating diffusion region FDg) is stored in capacitor 144g (via switch 142g). Afterwards, the even sample and hold reset control signal SHR_EVEN is de- asserted. This removes sample and hold capacitor 144-g from the shared column output line 132.
  • a reset signal value from source follower 128Q (based on the reset odd floating diffusion region FDQ) is then stored in capacitor 144o (via switch 142 Q )- During this sampling, three sample and hold capacitors 14AQ, 154 ⁇ , 154o are connected to line 132. Subsequently, the odd sample and hold reset control signal SHR_ODD is de-asserted, which removes sample and hold capacitor 144Q from the line 132.
  • the first transfer gate control signal TXA ⁇ n+l> is pulsed to allow charges from the blue portion B to transfer (via transistor 24TQ) to the even floating diffusion region FDJJ and charges from the second green portion G2 to transfer (via transistor 24Q2) to the odd floating diffusion region FDQ-
  • the even and odd sample and hold pixel control signals SHSJEVEN, SHSJDDD are still maintained at a high level, which means that capacitors 154]7, 154Q are still connected to the column line 132 (respectively via switches 152 ⁇ , 152o)-
  • the blue pixel signal value generated by source follower 128 ⁇ is stored in capacitor 154 ⁇ .
  • two sample and hold capacitors 154 ⁇ , 154Q are connected to line 132.
  • the even sample and hold pixel control signal SHS_EVEN is then de- asserted, which removes sample and hold capacitor 154]H from the line 132.
  • the second green pixel signal value from source follower 128Q (based on the transferred charge stored in the odd floating diffusion region FDo) is stored in capacitor 154Q (via switch 152Q)- AS such, the only time multiple capacitors are not connected to the column output line 132 is during the sampling of the odd pixel signal value (e.g., green pixel G2).
  • the inventors have determined that high frequency noise is greatly reduced and substantially mitigated by operating the imager 110 in accordance with the FIG. 5 timing diagram. Reducing the high frequency noise leads to improved readout and a vastly improved image output.
  • the timing of FIG. 5 will increase the settling time of the column line 132 since it will take a longer time to charge the larger capacitance seen on the line during most of the operations. This is typically not a problem, however, because the imager 110 runs at a reduced frame rate (where pixel timing width can be increased without any effect on frame rate) for low light conditions. In bright light conditions, the pixel readout can revert to the timing illustrated in FIG. 4, since there is no need for improved read noise performance in bright light conditions (where photon shot noise is the dominant noise source).
  • the inventors determined that the settling time requirement is less than two-times the requirements of the FIG. 4 timing. This is because although there is a heavier capacitive load, the widths of the SHR_ODD, SHS_EVEN, and SHS_ODD signals are also increased, which allows their associated capacitors to begin charging sooner than they normally would using the FIG. 4 timing.
  • FIG. 6 is a diagram of a portion of a CMOS imager 210 comprising a 2- way shared pixel 220. That.is, each pixel 220 comprises two photosensors 222 ⁇ , 222j and transfer transistors 224n, 224 ⁇ . In the illustrated imager 210, the photosensors 222 Q , 222 ⁇ , and transfer transistors 224n, 224 ⁇ share a floating diffusion region FD, reset transistor 226, source follower transistor 228, and row select transistor 230. A shared pixel output line 32 is connected to a column sample and hold circuit 40 (described above with reference to FIG. 1).
  • the imager 210 is operated in accordance with the exemplary timing diagram illustrated in FIG. 7 to connect multiple sample and hold capacitors to line 32 during at least a portion of reset and pixel signal sample and hold operations.
  • the row select signal SELECT is driven high, which activates the row select transistor 230.
  • the row select transistor 230 connects the source follower transistor 228 to line 32.
  • the clamping control signal CLAMP is then driven high to activate the clamping switches 46, 48, allowing the clamping voltage VCL to be applied to the second terminal of the sample and hold capacitors 44, 54.
  • the reset signal RST is then pulsed to activate the reset transistor 226, which resets the floating diffusion region FD.
  • the sample and hold reset control signal SHR and the sample and hold pixel control signal SHS are activated at the same time. In doing so, the capacitances of both capacitors 44, 54 in the sample and hold circuit 40 are connected to line 32.
  • the signal on the floating diffusion region FD is converted to a reset signal V rs t by the source follower 228 and then stored in the first capacitor 44.
  • V rs t Once V rs t is stored, the sample and hold reset control signal SHR is de-asserted, which removes (via open switch 42) capacitor 44 from line 32.
  • the first transfer transistor control signal TXO is pulsed, causing charge from the first photosensor 222 ⁇ to be transferred to the floating diffusion region FD.
  • the pixel signal V s jg from the source follower 228 (based on the transferred charge on the floating diffusion region FD) is then stored in the second capacitor 54.
  • a differential signal (V rs t-V s jg) is produced by the differential amplifier 70.
  • the differential signal is digitized by the analog-to-digital converter 80.
  • the analog- to-digital converter 80 supplies the digitized pixel signals to an image processor (not shown), which forms a digital image output.
  • FIG. 8 is a timing diagram of an operation of the FIG. 1 imager 10 ⁇ according to another exemplary embodiment of the invention.
  • the imager 10 is operated in accordance with the exemplary timing diagram illustrated in FIG. 8 to connect multiple sample and hold capacitors to line 32 during at least a portion of reset and pixel signal sample and hold operations.
  • the row select signal SELECT is driven high, which activates the row select transistor 30.
  • the row select transistor 30 connects the source follower transistor 28 to line 32.
  • the clamping control signal CLAMP is then driven high to activate the clamping switches 46, 48, allowing the clamping voltage VCL to be applied to the second terminal of the sample and hold capacitors 44, 54.
  • the reset signal RST is then pulsed to activate the reset transistor 26, which resets the floating diffusion region FD.
  • the sample and hold reset control signal SHR and the sample and hold pixel control signal SHS are activated at the same time. In doing so, the capacitances of both capacitors 44, 54 in the sample and hold circuit 40 are connected to line 32.
  • the signal on the floating diffusion region FD is converted to a reset signal V rs t by the source follower 28 and then stored in the first capacitor 44. Once Vrst is stored, the sample and hold reset control signal SHR is de-asserted, which removes (via open switch 42) capacitor 44 from line 32. Afterwards, the transfer transistor control signal TX is pulsed, causing charge from the photosensor 22 to be transferred to the floating diffusion region FD. The pixel signal V 8 Jg from the source follower 28 (based on the transferred charge on the floating diffusion region FD) is then stored in the second capacitor 54. A differential signal (V rs t- V 8 ⁇ g) is produced by the differential amplifier 70. The differential signal is digitized by the analog- to-digital converter 80. The analog- to-digital converter 80 supplies the digitized pixel signals to an image processor (not shown), which forms a digital image output.
  • FIG. 9 illustrates a block diagram for a more complete CMOS imager 400.
  • the imager 400 includes a pixel array 410.
  • the pixel array 410 comprises a plurality of pixels arranged in a predetermined number of columns and rows.
  • the array 410 may utilize one of the pixel configurations illustrated in FIGS. 1, 4 or 6.
  • the pixels of each row in array 410 are all turned on at the same time by a row select line and the pixels of each column are selectively output by a column select line.
  • a plurality of row and column lines are provided for the entire array 410.
  • the row lines are selectively activated by the row driver 432 in response to row address decoder 430 and the column select lines are selectively activated by the column driver 434 in response to column address decoder 436.
  • a row and column address is provided for each pixel.
  • the CMOS imager 400 is operated by the control circuit 420, which controls address decoders 430, 436 for selecting the appropriate row and column lines for pixel readout, and row and column driver circuitry 432, 434, which apply driving voltage to the drive transistors of the selected row and column lines.
  • Each column contains sample and hold circuitry 440 associated with the column driver 434 that reads a pixel reset signal V rs t and a pixel image signal V s ig for selected pixels.
  • a differential signal (V rs t-V s ig) is produced by differential amplifier 470 for each pixel and is digitized by analog-to-digital converter 480 (ADC).
  • ADC analog-to-digital converter 480 supplies the digitized pixel signals to an image processor 490, which forms a digital image output.
  • the control circuit 420 operates the array 420 in accordance with the appropriate timing of the invention. As stated above, it is possible for the control circuit 420 to utilize the multiple capacitor sample and hold operations for low light conditions and use standard single capacitor sample and hold operations for bright light conditions, if desired.
  • FIG. 10 shows system 700, a typical processor system modified to include an imaging device 400 constructed and operated in accordance with an embodiment of the invention.
  • the processor system 700 is exemplary of a system having digital circuits that could include image sensor devices. Without being limiting, such a system could include a computer system, camera system, scanner, machine vision, vehicle navigation, video phone, surveillance system, auto focus system, star tracker system, motion detection system, image stabilization system, and data compression system.
  • System 700 for example a camera system, generally comprises a central processing unit (CPU) 702, such as a microprocessor, that communicates with an input/output (I/O) device 706 over a bus 704. Imaging device 400 also communicates with the CPU 702 over the bus 704.
  • CPU central processing unit
  • I/O input/output
  • the processor system 700 also includes random access memory (RAM) 710, and can include removable memory 715, such as flash memory, which also communicate with the CPU 702 over the bus 704.
  • RAM random access memory
  • removable memory 715 such as flash memory
  • the imaging device 400 may be combined with a processor, such as a CPU, digital signal processor, or microprocessor, with or without memory storage on a single integrated circuit or on a different chip than the processor.

Abstract

A method of operating an imager to have increased capacitance on a pixel output or column output line during most reset signal and pixel signal sampling operations from the line. The increased capacitance is achieved by switching in multiple sample and hold capacitors during the sampling operations.

Description

REDUCING NOISE IN AN IMAGER FIELD OF THE INVENTION
[0001] The invention relates generally to imaging devices and more particularly to a method of reducing temporal noise in an imaging device.
BACKGROUND
[0002] A CMOS imager circuit includes a focal plane array of pixel cells, each one of the cells including a photosensor, for example, a photogate, photoconductor or a photodiode overlying a substrate for accumulating photo- generated charge inNtfie underlying portion of the substrate. Each pixel cell has a readout circuit that includes at least an output field effect transistor formed in the substrate and a charge storage region formed on the substrate connected .to the gate of an output transistor. The charge storage region may be constructed as a floating diffusion region. Each pixel may include at least one electronic device such as a transistor for transferring charge from the photosensor to the storage region and one device, also typically a transistor, for resetting the storage region to a predetermined charge level prior to charge transference.
[0003] In a CMOS imager, the active elements of a pixel cell perform the necessary functions of: (1) photon to charge conversion; (2) accumulation of image charge; (3) resetting the storage region to a known state before the transfer of charge to it; (4) transfer of charge to the storage region accompanied by charge amplification; (5) selection of a pixel for readout; and (6) output and amplification of a signal representing pixel charge. Photo charge may be amplified when it moves from the initial charge accumulation region to the storage region. The charge at the storage region is typically converted to a pixel output voltage by a source follower output transistor.
[0004] CMOS imagers of the type discussed above are generally known as discussed, for example, in U.S. Patent no. 6,140,630, U.S. Patent no. 6,376,868, U.S. Patent no. 6,310,366, U.S. Patent no. 6,326,652, U.S. Patent no. 6,204,524 and U.S. Patent no. 6,333,205, assigned to Micron Technology, Inc., which are hereby incorporated by reference in their entirety.
[0005] FIG. 1 illustrates a portion of a conventional CMOS imager 10. The illustrated imager 10 includes a pixel 20, one of many that are in a pixel array (not shown), connected to a column sample and hold circuit 40 by a pixel output line 32. The imager 10 also includes a readout programmable gain amplifier (PGA) 70 and an analog-to-digital converter (ADC) 80.
[0006] The illustrated pixel 20 includes a photosensor 22 (e.g., a pinned photodiode, photogate, etc.), transfer transistor 24, floating diffusion region FD, reset transistor 26, source follower transistor 28 and row select transistor 30. The photosensor 22 is connected to the floating diffusion region FD by the transfer transistor 24 when the transfer transistor 24 is activated by a transfer control signal TX. The reset transistor 26 is connected between the floating diffusion region FD and an array pixel supply voltage Vaa-pix. A reset control signal RST is used to activate the reset transistor 26, which resets the floating diffusion region FD (as is known in the art). [0007] The source follower transistor 28 has its gate connected to the floating diffusion region FD and is connected between the array pixel supply voltage Vaa-pix and the row select transistor 30. The source follower transistor 28 converts the stored charge at the floating diffusion region FD into an electrical output voltage signal. The row select transistor 30 is controllable by a row select signal SELECT for selectively connecting the source follower transistor 28 and its output voltage signal to the pixel output line 32.
[0008] The column sample and hold circuit 40 includes a bias transistor 56, controlled by a control voltage VIn-MaS, that is used to bias the pixel output line 32. The pixel output line 32 is also connected to a first capacitor 44 thru a sample and hold reset signal switch 42. The sample and hold reset signal switch 42 is controlled by the sample and hold reset control signal SHR. The pixel output line 32 is also connected to a second capacitor 54 thru a sample and hold pixel signal switch 52. The sample and hold pixel signal switch 52 is controlled by the sample and hold pixel control signal SHS. The switches 42, 52 are typically MOSFET transistors.
[0009] A second terminal of the first capacitor 44 is connected to the amplifier 70 via a first column select switch 50, which is controlled by a column select signal COLUMN_SELECT. The second terminal of the first capacitor 44 is also connected to a clamping voltage VCL via a first clamping switch 46. Similarly, the second terminal of the second capacitor 54 is connected to the amplifier 70 by a second column select switch 60, which is controlled by the column select signal COLUMN_SELECT. The second terminal of the second capacitor 54 is also connected to the clamping voltage VCL by a second clamping switch 48. [0010] The clamping switches 46 , 48 are controlled by a clamping control signal CLAMP. As is known in the art, the clamping voltage VCL is used to place a charge on the two capacitors 44, 54 when it is desired to store the reset and pixel signals, respectively (when the appropriate sample and hold control signals SHR, SHS are also generated).
[0011] Referring to FIGS. 1 and 2, in operation, the row select signal SELECT is driven high, which activates the row select transistor 30. When activated, the row select transistor 30 connects the source follower transistor 28 to the pixel output line 32. The clamping control signal CLAMP is then driven high to activate the clamping switches 46, 48, allowing the clamping voltage VCL to be applied to the second terminal of the sample and hold capacitors 44, 54. The reset signal RST is then pulsed to activate the reset transistor 26, which resets the floating diffusion region FD. The signal from the source follower 28 (based on the reset floating diffusion region FD) is then sampled when the sample and hold reset control signal SHR is pulsed. At this point, the first capacitor 44 stores the pixel reset signal Vrst-
[0012] Afterwards, the transfer transistor control signal TX is pulsed, causing charge from the photosensor 22 to be transferred to the floating diffusion region FD. The signal from the source follower 28 (based on the charge transferred to the floating diffusion region FD) is sampled when the sample and hold pixel control signal SHS is pulsed. At this point, the second capacitor 54 stores a pixel image signal V3 jg. A differential signal (Vrst-Vsig) is produced by the differential amplifier 70. The differential signal is digitized by the analog-to- digital converter 80. The analog-to-digital converter 80 supplies the digitized pixel signals to an image processor (not shown), which forms a digital image output.
[0013] Pixel-wise temporal read noise is an important pixel performance parameter. A high read noise degrades the low light imaging performance of the image sensor due to a reduced signal-to-noise (SNR) ratio. For example, if a pixel has a read noise of about six electrons, the pixel must capture six photons to achieve a signal-to-noise ratio of one (excluding photon shot noise). If the read noise can be reduced, then the sensor can achieve the same signal-to-noise ratio at a reduced exposure, which will improve the low light performance of the image sensor.
[0014] Accordingly, there is a desire and need to mitigate the presence of noise, such as e.g., pixel-wise temporal read noise, in imagers.
BRIEF DESCRIPTION OF THE DRAWINGS
[0015] The foregoing and other advantages and features of the invention will become more apparent from the detailed description of exemplary embodiments provided below with reference to the accompanying drawings in which:
[0016] FIG. 1 is a diagram of a portion of a typical CMOS imager;
[0017] FIG. 2 is a timing diagram of the operation of the FIG. 1 imager;
[0018] FIG. 3 is a diagram of a portion of a CMOS imager comprising 4-way shared pixels;
[0019] FIG. 4 is a timing diagram of a typical operation of the FIG. 3 imager; [0020] FIG. 5 is a timing diagram of an operation of the FIG. 3 imager according to an exemplary embodiment of the invention;
[0021] FIG. 6 is a diagram of a portion of a CMOS imager comprising 2-way shared pixels;
[0022] FIG. 7 is a timing diagram of an operation of the FIG. 6 imager according to an exemplary embodiment of the invention;
[0023] FIG. 8 is a timing diagram of an operation of the FIG. 1 imager according to an exemplary embodiment of the invention;
[0024] FIG. 9 illustrates an imager according to any exemplary embodiment of the invention; and
[0025] FIG.10 shows a processor system incorporating at least one imaging device constructed in accordance with an embodiment of the invention.
DETAILED DESCRIPTION
[0026] There are many known sources of pixel-wise temporal noise. The 1/f and thermal noise associated with the source follower and the bias transistors are considered to be key contributors to the pixel-wise read noise problem. The inventors have determined that a dominant source of noise has a high frequency power spectrum (hereinafter referred to as "high frequency noise"). This type of high frequency noise is not reduced using conventional techniques such as correlated double sampling (CDS). The inventors have determined that it is possible to significantly reduce the noise associated with the high frequency power spectrum by adding an increased capacitive load to a column output (e.g., column output line) or the pixel output.
[0027] Referring again to FIG. 1, although there is some parasitic capacitance associated with the output of the source follower transistor 28, most of the capacitance seen by the output of the source follower transistor 28 during the sampling operations is a result of the sample and hold capacitors 44, 54 in the column sample and hold circuit 40. Thus, it is possible to reduce the high frequency noise on a column (i.e., the output of the source follower transistor 28) by increasing the size of the sample and hold capacitors 44, 54.
[0028] One drawback to this approach is that die area would also need to be increased to increase the size of the sample and hold capacitors 44, 54. In addition, the current flowing through the bias transistor 56 will need to be increased to charge the larger capacitors 44, 54 quickly enough to avoid adversely impacting the frame rate of the imager 10. Increasing the current through the bias transistor 56 will cause increased power consumption and may also reduce the gain of the source follower transistor 28 and may also effect anti-eclipse circuitry (not shown) often used in imagers.
[0029] FIG. 3 shows of a portion of a CMOS imager 110 comprising 4- way shared pixels 120. The above-noted high frequency noise problem can be particularly troublesome to the FIG. 3 imager 110. As can be seen, the imager 110 includes a pixel 120 that contains four photosensors 22QI, 22β, 22R, 22Q2 and transfer transistors 24QI, 24β, 24R, 24(32/ arranged in a Bayer pattern to achieve two green Gl, G2, a blue B and a red R pixel portions. [0030] In the illustrated imager 110, the first green and blue pixel portions Gl, B share a floating diffusion region FDg, reset transistor 12Og, source follower transistor 128g, and row select transistor 13Og with two other pixel portions in an even numbered row of the imager 110 pixel array. Similarly, the second green and red pixel portions G2, R share a floating diffusion region VOQ, reset transistor 126Q, source follower transistor 128θ/ and row select transistor 13Oo with two other pixel portions in an odd numbered row of the imager 110 pixel array.
[0031] A shared column output line 132 is connected to an even column sample and hold circuit 14Og and an odd column sample and hold circuit 14OQ- The even sample and hold circuit 14Og includes a first capacitor 144g, second capacitor 154g, sample and hold reset signal switch 142g, sample and hold pixel signal switch 152g and a clamping switch 146g. It should be appreciated that biasing and column select circuitry (such as these shown in FIG. 1) are also used, but not shown in FIG. 3. Sample and hold reset signal switch 142g is controlled by an even sample and hold reset control signal SHR_EVEN. Sample and hold pixel signal switch 152g is controlled by an even sample and hold pixel control signal SHS_EVEN. The clamping switch 146g is used to place a charge on the two capacitors 144g, 154g when it is desired to store the reset and pixel signals, respectively.
[0032] The odd sample and hold circuit 140Q includes a first capacitor 144Q, second capacitor 154θ/ sample and hold reset signal switch 142.Q, sample and hold pixel signal switch 152Q and a clamping switch 146o- It should be appreciated that biasing and column select circuitry are also used, but not shown in FIG. 3. Sample and hold reset signal switch 142Q is controlled by an odd sample and hold reset control signal SHR_ODD. Sample and hold pixel signal switch 152Q is controlled by an odd sample and hold pixel control signal SHS_ODD. The clamping switch 146o is used to place a charge on the two capacitors 144Q, 154Q when it is desired to store the reset and pixel signals, respectively. The sample and hold circuits 14Og, 14OQ are connected to amplifier and analog-to-digital conversion stages 17OE, 17OQ, which form a digital signal output from the differential signals (Vrs{-, V3Jg) received from the sample and hold circuits
Figure imgf000010_0001
14OQ-
[0033] Referring to FIGS. 3 and 4, in operation, after the two floating diffusion regions FDE, FDQ associated with the pixel 120 have been reset by asserting the reset control signals RST<n>, RST<n+l>, the even sample and hold reset control signal SHR-EVEN is pulsed to store the reset signal value generated by source follower 128g (based on the reset even floating diffusion region FDg) in capacitor 144β (via switch 142g). Then, the odd sample and hold reset control signal SHR_ODD is pulsed to store the reset signal value generated by source follower 128o (based on the reset odd floating diffusion region FDQ) in capacitor 144Q (via switch 142Q)-
[0034] Afterwards, the first transfer gate control signal TXA<n+l> is pulsed to allow charges from the blue portion B to transfer (via transistor 24β) to the even floating diffusion region FDg and charges from the second green portion G2 to transfer (via transistor 24^2) to the odd floating diffusion region FDQ. The even sample and hold pixel control signal SHS_EVEN is pulsed to store the blue pixel signal value generated by source follower 128g (based on the stored charge in the even floating diffusion region FDg) into capacitor 154g (via switch 152^). Then, the odd sample and hold pixel control signal SHS_ODD is pulsed to store the second green pixel signal value generated by source follower 128Q (based on the stored charge in the odd floating diffusion region FDQ) into capacitor 154Q (via switch 152Q).
[0035] Although not shown in FIG. 4, the two floating diffusion regions FD]J, FDQ are reset again by asserting the reset control signals RST<n>/ RST<n+l>. The reset signals and the pixel signal values from the red and first green portion are then readout and sampled. The timing for the subsequent sampling of the reset signal values and the transfer and sampling of the red and first green pixel signal values follow the FIG. 4 timing diagram (except that TXB<n+l> is generated instead of TXA<n+l>). In a preferred operation of the FIG. 3 circuit, the first and second green pixel portions Gl, G2 are routed to the same sample and hold circuit 140Q while the red and blue portions R,B are routed to sample and hold circuit 140^; thus forming a red/blue channel and a green channel. To accomplish this, another selection signal and additional sample and hold input switches (not shown) are used to route the signals to the desired sample and hold capacitors.
[0036] As mentioned above, imager 110 suffers from the high frequency noise problem. As also mentioned above, increasing the size of the capacitors 144β, 144θ/ 154^, 154o could mitigate this problem, but is not a suitable solution. According to the present invention, however, the high frequency noise problem can be substantially mitigated without increasing capacitor size by operating the imager 110 in a different manner than the manner shown in FIG. 4. FIG. 5 illustrates an exemplary operating method in accordance with the present invention, which is designed to cause multiple sample and hold capacitors to be connected to the column output line during most of the sampling operations. Thus, the effective capacitance seen on the column output line is greatly increased without increasing die size or the size of the sample and hold capacitors (or adding other capacitors to the imager 110).
[0037] According to the exemplary embodiment of the invention, after the two floating diffusion regions FD|?, FDo have been reset by asserting the reset control signals RST<n>, RST<n+l>, all four sample and hold control signals are asserted at substantially the same time. That is, the even and odd sample and hold reset control signals SHRJEVEN, SHR_ODD and the even and odd sample and hold pixel control signals SHS-EVEN, SHS_ODD are activated at the same time. The activation of all four sample and hold control signals SHR-EVEN, SHRJDDD, SHS_EVEN, SHS_ODD activates transistors 142E, 142Q, 152E, 152O, which connects all four sample and hold capacitors 144g, 144Q, 154g, 154Q to the column output line 132 at the same time. Essentially, the capacitance of the capacitors 144g, 144(> 154β, 154o are added together and applied to the column output line 132, which substantially mitigates high frequency noise.
[0038] A reset signal value from source follower 128g (based on the reset even floating diffusion region FDg) is stored in capacitor 144g (via switch 142g). Afterwards, the even sample and hold reset control signal SHR_EVEN is de- asserted. This removes sample and hold capacitor 144-g from the shared column output line 132. A reset signal value from source follower 128Q (based on the reset odd floating diffusion region FDQ) is then stored in capacitor 144o (via switch 142Q)- During this sampling, three sample and hold capacitors 14AQ, 154β, 154o are connected to line 132. Subsequently, the odd sample and hold reset control signal SHR_ODD is de-asserted, which removes sample and hold capacitor 144Q from the line 132.
[0039] Afterwards, the first transfer gate control signal TXA<n+l> is pulsed to allow charges from the blue portion B to transfer (via transistor 24TQ) to the even floating diffusion region FDJJ and charges from the second green portion G2 to transfer (via transistor 24Q2) to the odd floating diffusion region FDQ- It should be noted that at this time, the even and odd sample and hold pixel control signals SHSJEVEN, SHSJDDD are still maintained at a high level, which means that capacitors 154]7, 154Q are still connected to the column line 132 (respectively via switches 152^, 152o)- Once the charges from the even floating diffusion region FDg are transferred, the blue pixel signal value generated by source follower 128^ is stored in capacitor 154^. During this sampling, two sample and hold capacitors 154β, 154Q are connected to line 132.
[0040] The even sample and hold pixel control signal SHS_EVEN is then de- asserted, which removes sample and hold capacitor 154]H from the line 132. The second green pixel signal value from source follower 128Q (based on the transferred charge stored in the odd floating diffusion region FDo) is stored in capacitor 154Q (via switch 152Q)- AS such, the only time multiple capacitors are not connected to the column output line 132 is during the sampling of the odd pixel signal value (e.g., green pixel G2).
[0041] The inventors have determined that high frequency noise is greatly reduced and substantially mitigated by operating the imager 110 in accordance with the FIG. 5 timing diagram. Reducing the high frequency noise leads to improved readout and a vastly improved image output. The timing of FIG. 5 will increase the settling time of the column line 132 since it will take a longer time to charge the larger capacitance seen on the line during most of the operations. This is typically not a problem, however, because the imager 110 runs at a reduced frame rate (where pixel timing width can be increased without any effect on frame rate) for low light conditions. In bright light conditions, the pixel readout can revert to the timing illustrated in FIG. 4, since there is no need for improved read noise performance in bright light conditions (where photon shot noise is the dominant noise source).
[0042] Moreover, by optimizing the widths of the sample and hold control signals, the inventors determined that the settling time requirement is less than two-times the requirements of the FIG. 4 timing. This is because although there is a heavier capacitive load, the widths of the SHR_ODD, SHS_EVEN, and SHS_ODD signals are also increased, which allows their associated capacitors to begin charging sooner than they normally would using the FIG. 4 timing.
[0043] FIG. 6 is a diagram of a portion of a CMOS imager 210 comprising a 2- way shared pixel 220. That.is, each pixel 220 comprises two photosensors 222ø, 222j and transfer transistors 224n, 224χ. In the illustrated imager 210, the photosensors 222Q, 222^, and transfer transistors 224n, 224^ share a floating diffusion region FD, reset transistor 226, source follower transistor 228, and row select transistor 230. A shared pixel output line 32 is connected to a column sample and hold circuit 40 (described above with reference to FIG. 1). [0044] In order to reduce and/or substantially mitigate high frequency noise, the imager 210 is operated in accordance with the exemplary timing diagram illustrated in FIG. 7 to connect multiple sample and hold capacitors to line 32 during at least a portion of reset and pixel signal sample and hold operations.
[0045] Referring now to FIGS. 6 and 7, the row select signal SELECT is driven high, which activates the row select transistor 230. When activated, the row select transistor 230 connects the source follower transistor 228 to line 32. The clamping control signal CLAMP is then driven high to activate the clamping switches 46, 48, allowing the clamping voltage VCL to be applied to the second terminal of the sample and hold capacitors 44, 54. The reset signal RST is then pulsed to activate the reset transistor 226, which resets the floating diffusion region FD. Then, the sample and hold reset control signal SHR and the sample and hold pixel control signal SHS are activated at the same time. In doing so, the capacitances of both capacitors 44, 54 in the sample and hold circuit 40 are connected to line 32.
[0046] The signal on the floating diffusion region FD is converted to a reset signal Vrst by the source follower 228 and then stored in the first capacitor 44. Once Vrst is stored, the sample and hold reset control signal SHR is de-asserted, which removes (via open switch 42) capacitor 44 from line 32. Afterwards, the first transfer transistor control signal TXO is pulsed, causing charge from the first photosensor 222ø to be transferred to the floating diffusion region FD. The pixel signal Vsjg from the source follower 228 (based on the transferred charge on the floating diffusion region FD) is then stored in the second capacitor 54. A differential signal (Vrst-Vsjg) is produced by the differential amplifier 70. The differential signal is digitized by the analog-to-digital converter 80. The analog- to-digital converter 80 supplies the digitized pixel signals to an image processor (not shown), which forms a digital image output.
[0047] Although not shown in FIG. 6, the floating diffusion region FD is reset again by asserting the reset control signal RST. The reset signal Vrst and the pixel signal V5^g from the second photosensor 222^ are then readout and sampled using the same timing discussed above (except that TXl is generated instead of TXO).
[0048] FIG. 8 is a timing diagram of an operation of the FIG. 1 imager 10 ■ according to another exemplary embodiment of the invention. In order to reduce and/or substantially mitigate high frequency noise, the imager 10 is operated in accordance with the exemplary timing diagram illustrated in FIG. 8 to connect multiple sample and hold capacitors to line 32 during at least a portion of reset and pixel signal sample and hold operations.
[0049] Referring now to FIGS. 1 and 8, the row select signal SELECT is driven high, which activates the row select transistor 30. When activated, the row select transistor 30 connects the source follower transistor 28 to line 32. The clamping control signal CLAMP is then driven high to activate the clamping switches 46, 48, allowing the clamping voltage VCL to be applied to the second terminal of the sample and hold capacitors 44, 54. The reset signal RST is then pulsed to activate the reset transistor 26, which resets the floating diffusion region FD. Then, the sample and hold reset control signal SHR and the sample and hold pixel control signal SHS are activated at the same time. In doing so, the capacitances of both capacitors 44, 54 in the sample and hold circuit 40 are connected to line 32. [0050] The signal on the floating diffusion region FD is converted to a reset signal Vrst by the source follower 28 and then stored in the first capacitor 44. Once Vrst is stored, the sample and hold reset control signal SHR is de-asserted, which removes (via open switch 42) capacitor 44 from line 32. Afterwards, the transfer transistor control signal TX is pulsed, causing charge from the photosensor 22 to be transferred to the floating diffusion region FD. The pixel signal V8Jg from the source follower 28 (based on the transferred charge on the floating diffusion region FD) is then stored in the second capacitor 54. A differential signal (Vrst- V8^g) is produced by the differential amplifier 70. The differential signal is digitized by the analog- to-digital converter 80. The analog- to-digital converter 80 supplies the digitized pixel signals to an image processor (not shown), which forms a digital image output.
[0051] FIG. 9 illustrates a block diagram for a more complete CMOS imager 400. The imager 400 includes a pixel array 410. The pixel array 410 comprises a plurality of pixels arranged in a predetermined number of columns and rows. The array 410 may utilize one of the pixel configurations illustrated in FIGS. 1, 4 or 6. The pixels of each row in array 410 are all turned on at the same time by a row select line and the pixels of each column are selectively output by a column select line. A plurality of row and column lines are provided for the entire array 410.
[0052] The row lines are selectively activated by the row driver 432 in response to row address decoder 430 and the column select lines are selectively activated by the column driver 434 in response to column address decoder 436. Thus, a row and column address is provided for each pixel. The CMOS imager 400 is operated by the control circuit 420, which controls address decoders 430, 436 for selecting the appropriate row and column lines for pixel readout, and row and column driver circuitry 432, 434, which apply driving voltage to the drive transistors of the selected row and column lines.
[0053] Each column contains sample and hold circuitry 440 associated with the column driver 434 that reads a pixel reset signal Vrst and a pixel image signal Vsig for selected pixels. A differential signal (Vrst-Vsig) is produced by differential amplifier 470 for each pixel and is digitized by analog-to-digital converter 480 (ADC). The analog-to-digital converter 480 supplies the digitized pixel signals to an image processor 490, which forms a digital image output. In a preferred embodiment, the control circuit 420 operates the array 420 in accordance with the appropriate timing of the invention. As stated above, it is possible for the control circuit 420 to utilize the multiple capacitor sample and hold operations for low light conditions and use standard single capacitor sample and hold operations for bright light conditions, if desired.
[0054] FIG. 10 shows system 700, a typical processor system modified to include an imaging device 400 constructed and operated in accordance with an embodiment of the invention. The processor system 700 is exemplary of a system having digital circuits that could include image sensor devices. Without being limiting, such a system could include a computer system, camera system, scanner, machine vision, vehicle navigation, video phone, surveillance system, auto focus system, star tracker system, motion detection system, image stabilization system, and data compression system. [0055] System 700, for example a camera system, generally comprises a central processing unit (CPU) 702, such as a microprocessor, that communicates with an input/output (I/O) device 706 over a bus 704. Imaging device 400 also communicates with the CPU 702 over the bus 704. The processor system 700 also includes random access memory (RAM) 710, and can include removable memory 715, such as flash memory, which also communicate with the CPU 702 over the bus 704. The imaging device 400 may be combined with a processor, such as a CPU, digital signal processor, or microprocessor, with or without memory storage on a single integrated circuit or on a different chip than the processor.
[0056] The processes and devices described above illustrate preferred methods and typical devices of many that could be used and produced. The above description and drawings illustrate embodiments, which achieve the objects, features, and advantages of the present invention. However, it is not intended that the present invention be strictly limited to the above-described and illustrated embodiments. Any modification, though presently unforeseeable, of the present invention that comes within the spirit and scope of the following claims should be considered part of the present invention.
[0057] What is claimed as new and desired to be protected by Letters Patent of the United States is:

Claims

1. A method of operating an imaging device, said method comprising the acts of:
resetting a pixel floating diffusion region;
connecting a plurality of capacitances to a pixel output line;
sampling from the line a first signal from the reset floating diffusion region;
removing a first capacitance of the plurality of capacitances from the line;
transferring charge from a first photosensitive device to the floating diffusion region; and
sampling from the line a second signal from the floating diffusion region.
2. The method of claim 1, wherein the sampled first signal is stored in a first capacitor associated with the first capacitance.
3. The method of claim 2, wherein the sampled second signal is stored in a second capacitor associated with another of the plurality of capacitances.
4. The method of claim 1 further comprising the acts of:
resetting the pixel floating diffusion region;
connecting the plurality of capacitances to the pixel output line;
sampling from the line a third signal from the reset floating diffusion region;
removing the first capacitance of the plurality of capacitances from the line; transferring charge from a second photosensitive device to the floating diffusion region; and ' '
sampling from the line a fourth signal from the floating diffusion region.
5. The method of claim 4, wherein the sampled third signal is stored in the first capacitor.
6. The method of claim 5, wherein the sampled fourth signal is stored in the second capacitor.
7. A method of operating an imaging device, said method comprising the acts of:
resetting first and second pixel floating diffusion regions;
connecting a plurality of capacitances to a pixel output line electrically connected to the floating diffusion regions;
sampling from the line a first signal from the reset first floating diffusion region;
removing a first capacitance of the plurality of capacitances from the line;
sampling from the line a second signal from the reset second floating diffusion region;
removing a second capacitance of the plurality of capacitances from the line;
transferring charge from a first photosensitive device to the first floating diffusion region; transferring charge from a second photosensitive device to the second floating diffusion region;
sampling from the line a third signal from the first floating diffusion region;
removing a third capacitance of the plurality of capacitances from the line; and
sampling from the line a fourth signal from the second floating diffusion region.
8. The method of claim 7, wherein the sampled first signal is stored in a first capacitor associated with the first capacitance.
9. The method of claim 8, wherein the sampled second signal is stored in a second capacitor associated with the second capacitance.
10. The method of claim 9, wherein the sampled third signal is stored in a third capacitor associated with the third capacitance.
11. The method of claim 10, wherein the sampled fourth signal is stored in a fourth capacitor associated with another of the plurality of capacitances.
12. The method of claim 7 further comprising the acts of:
resetting the first and second pixel floating diffusion regions;
connecting the plurality of capacitances to a pixel output line electrically connected to the floating diffusion regions;
sampling from the line a fifth signal from the reset first floating diffusion region; removing the first capacitance from the line;
sampling from the line a sixth signal from the reset second floating diffusion region;
removing the second capacitance from the line;
transferring charge from a third photosensitive device to the first floating diffusion region;
transferring charge from a fourth photosensitive device to the second floating diffusion region;
sampling from the line a seventh signal from the first floating diffusion region;
removing the third capacitance from the line; and
sampling from the line an eighth signal from the second floating diffusion region.
13. A method of operating an imaging device comprising the acts of:
sampling a first signal from a column output line connected to a pixel circuit while a plurality of capacitors are connected to the line;
removing one of the plurality of capacitors from the line; and
sampling a second signal from the line.
14. The method of claim 13, further comprising the acts of:
removing a second one of the plurality of capacitors from the line; and sampling a third signal from the line.
•15. The method of claim 14, further comprising the acts of:
removing a third one of the plurality of capacitors from the line; and
sampling a fourth signal from the line.
16. An imaging device comprising:
a plurality of pixels organized into rows and columns;
sample and hold circuitry connected to the columns via column output lines; and
a control circuit for controlling the sample and hold circuit to sample a first signal from a first column output line while a plurality of capacitors are connected to the line, remove one of the plurality of capacitors from the line and sample a second signal from the line.
17. The device of claim 16, wherein said control circuit further controls the sample and hold circuit to remove a second one of the plurality of capacitors from the line, and sample a third signal from the line.
18. The device of claim 17, wherein said control circuit further controls the sample and hold circuit to remove a third one of the plurality of capacitors from the line, and sample a fourth signal from the line. j
19. An processor system comprising:
a processor; and an imaging device coupled to said processor/ said imaging device comprising a plurality of pixels organized into rows and columns, sample and hold circuitry connected to the columns via column output lines, and a control circuit for controlling the sample and hold circuit to sample a first signal from a first column output line while a plurality of capacitors are connected to the line, remove one of the plurality of capacitors from the line and sample a second signal from the line.
20. The system of claim 19, wherein said control circuit further controls the sample and hold circuit to remove a second one of the plurality of capacitors from the line, and sample a third signal from the line.
21. The system of claim 20, wherein said control circuit further controls the sample and hold circuit to remove a third one of the plurality of capacitors from the line, and sample a fourth signal from the line.
PCT/US2007/006609 2006-03-30 2007-03-16 Reducing noise in an imager WO2007126601A2 (en)

Priority Applications (3)

Application Number Priority Date Filing Date Title
EP07753252A EP1999790A2 (en) 2006-03-30 2007-03-16 Reducing noise in an imager
CN2007800106945A CN101410982B (en) 2006-03-30 2007-03-16 Reducing noise in an imager
JP2009502838A JP2009532938A (en) 2006-03-30 2007-03-16 Noise reduction in imagers

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US11/392,792 US7538304B2 (en) 2006-03-30 2006-03-30 Reducing noise in an imager by sampling signals with a plurality of capacitances connected to an output line
US11/392,792 2006-03-30

Publications (2)

Publication Number Publication Date
WO2007126601A2 true WO2007126601A2 (en) 2007-11-08
WO2007126601A3 WO2007126601A3 (en) 2008-02-07

Family

ID=38574208

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/US2007/006609 WO2007126601A2 (en) 2006-03-30 2007-03-16 Reducing noise in an imager

Country Status (7)

Country Link
US (1) US7538304B2 (en)
EP (1) EP1999790A2 (en)
JP (1) JP2009532938A (en)
KR (1) KR100965357B1 (en)
CN (1) CN101410982B (en)
TW (1) TW200822706A (en)
WO (1) WO2007126601A2 (en)

Families Citing this family (21)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20070236590A1 (en) * 2006-03-31 2007-10-11 Cypress Semiconductor Corporation Output auto-zero for CMOS active pixel sensors
KR100782308B1 (en) * 2006-07-14 2007-12-06 삼성전자주식회사 Cmos image sensor and method for selecting the photo current path according to quantity of light incident
US8130300B2 (en) * 2007-12-20 2012-03-06 Aptina Imaging Corporation Imager method and apparatus having combined select signals
US8144226B2 (en) 2008-01-04 2012-03-27 AltaSens, Inc Two-by-two pixel structure in an imaging system-on-chip
US8077236B2 (en) 2008-03-20 2011-12-13 Aptina Imaging Corporation Method and apparatus providing reduced metal routing in imagers
US7889256B2 (en) * 2008-06-11 2011-02-15 Aptina Imaging Corporation Method and apparatus for reducing temporal row-wise noise in imagers
JP5251412B2 (en) * 2008-10-09 2013-07-31 ソニー株式会社 Solid-state imaging device, driving method thereof, and camera system
US8098314B2 (en) * 2009-03-11 2012-01-17 AltaSens, Inc Noise reduction for analog video applications
US8488025B2 (en) * 2009-10-20 2013-07-16 AltaSens, Inc Sub-frame tapered reset
DE102010035811B4 (en) 2010-08-30 2024-01-25 Arnold & Richter Cine Technik Gmbh & Co. Betriebs Kg Image sensor and method for reading an image sensor
DE102010051438B4 (en) 2010-11-15 2024-03-14 Arnold & Richter Cine Technik Gmbh & Co. Betriebs Kg Image sensor
DE102011120099A1 (en) 2011-12-02 2013-06-06 Arnold & Richter Cine Technik Gmbh & Co. Betriebs Kg Image sensor and method for reading an image sensor
US8830361B2 (en) 2012-04-12 2014-09-09 Taiwan Semiconductor Manufacturing Company, Ltd. Method of reducing column fixed pattern noise
JP5968146B2 (en) * 2012-07-31 2016-08-10 キヤノン株式会社 Solid-state imaging device and camera
JPWO2015107575A1 (en) * 2014-01-15 2017-03-23 パナソニックIpマネジメント株式会社 Imaging device
US10270997B2 (en) 2016-09-08 2019-04-23 Gvbb Holdings S.A.R.L. Cross pixel interconnection
US10547804B2 (en) * 2016-10-12 2020-01-28 Omnivision Technologies, Inc. Pixel readout structure and timing to provide fixed pattern noise reduction in image sensors
EP3610510B1 (en) * 2017-04-13 2021-07-14 Artilux Inc. Germanium-silicon light sensing apparatus
JP7059031B2 (en) * 2018-02-09 2022-04-25 キヤノン株式会社 Imaging device, imaging system, mobile body
US10728472B2 (en) * 2018-10-09 2020-07-28 Shenzhen Goodix Technology Co., Ltd Image sensor with dynamic charge-domain sampling
US11205382B2 (en) 2018-11-22 2021-12-21 Novatek Microelectronics Corp. Sensing circuit for OLED driver and OLED driver using the same

Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6211914B1 (en) * 1995-11-30 2001-04-03 Fuji Photo Film Co., Ltd. Apparatus for reading signals out of solid-state image sensing device
US20030076431A1 (en) * 2001-10-24 2003-04-24 Krymski Alexander I. Image sensor with pixels having multiple capacitive storage elements
US6885396B1 (en) * 1998-03-09 2005-04-26 Micron Technology, Inc. Readout circuit with gain and analog-to-digital a conversion for image sensor
US20050110884A1 (en) * 2003-11-26 2005-05-26 Altice Peter P.Jr. Image sensor with a capacitive storage node linked to transfer gate

Family Cites Families (16)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6078037A (en) * 1998-04-16 2000-06-20 Intel Corporation Active pixel CMOS sensor with multiple storage capacitors
US6040570A (en) * 1998-05-29 2000-03-21 Sarnoff Corporation Extended dynamic range image sensor system
US6140630A (en) 1998-10-14 2000-10-31 Micron Technology, Inc. Vcc pump for CMOS imagers
US6657665B1 (en) * 1998-12-31 2003-12-02 Eastman Kodak Company Active Pixel Sensor with wired floating diffusions and shared amplifier
US6376868B1 (en) 1999-06-15 2002-04-23 Micron Technology, Inc. Multi-layered gate for a CMOS imager
US6310366B1 (en) 1999-06-16 2001-10-30 Micron Technology, Inc. Retrograde well structure for a CMOS imager
US6326652B1 (en) 1999-06-18 2001-12-04 Micron Technology, Inc., CMOS imager with a self-aligned buried contact
US6204524B1 (en) 1999-07-14 2001-03-20 Micron Technology, Inc. CMOS imager with storage capacitor
US6333205B1 (en) 1999-08-16 2001-12-25 Micron Technology, Inc. CMOS imager with selectively silicided gates
JP3685445B2 (en) * 2000-02-18 2005-08-17 キヤノン株式会社 Solid-state imaging device and imaging system
US20030183891A1 (en) * 2002-03-27 2003-10-02 Xinping He Column readout circuit with increased signal range for CMOS image sensor
JP2004061632A (en) * 2002-07-25 2004-02-26 Seiko Epson Corp Optoelectronic device and electronic device
JP4242691B2 (en) * 2003-04-15 2009-03-25 オリンパス株式会社 Solid-state imaging device
US7154075B2 (en) * 2003-11-13 2006-12-26 Micron Technology, Inc. Method and apparatus for pixel signal binning and interpolation in column circuits of a sensor circuit
US7057147B1 (en) * 2003-12-17 2006-06-06 Itt Manufacturing Enterprises Inc. Imaging system and method for collecting energy from at least two sensing elements adjacent one another between rows of sensing elements
KR100994993B1 (en) * 2004-03-16 2010-11-18 삼성전자주식회사 Solid state image sensing device and driving method thereof outputting digital image signals of averaged sub-sampled analog signals

Patent Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6211914B1 (en) * 1995-11-30 2001-04-03 Fuji Photo Film Co., Ltd. Apparatus for reading signals out of solid-state image sensing device
US6885396B1 (en) * 1998-03-09 2005-04-26 Micron Technology, Inc. Readout circuit with gain and analog-to-digital a conversion for image sensor
US20030076431A1 (en) * 2001-10-24 2003-04-24 Krymski Alexander I. Image sensor with pixels having multiple capacitive storage elements
US20050110884A1 (en) * 2003-11-26 2005-05-26 Altice Peter P.Jr. Image sensor with a capacitive storage node linked to transfer gate

Also Published As

Publication number Publication date
TW200822706A (en) 2008-05-16
US20070235631A1 (en) 2007-10-11
US7538304B2 (en) 2009-05-26
KR20090005014A (en) 2009-01-12
KR100965357B1 (en) 2010-06-22
WO2007126601A3 (en) 2008-02-07
CN101410982B (en) 2010-07-21
EP1999790A2 (en) 2008-12-10
CN101410982A (en) 2009-04-15
JP2009532938A (en) 2009-09-10

Similar Documents

Publication Publication Date Title
US7538304B2 (en) Reducing noise in an imager by sampling signals with a plurality of capacitances connected to an output line
US10440297B2 (en) Image sensors having high dynamic range functionalities
US7075049B2 (en) Dual conversion gain imagers
US7427737B2 (en) Pixel with differential readout
US9979915B2 (en) Pixel array with shared pixels in a single column and associated devices, systems, and methods
US8426796B2 (en) Image sensor having supplemental capacitive coupling node
TWI382757B (en) Method, apparatus, and system providing multiple pixel integration periods
US7782383B2 (en) Noise and parasitic capacitance reduction for 1T pixel CMOS image sensors
WO2006113271A1 (en) Multi-point correlated sampling for image sensors
EP2002647A2 (en) Method and apparatus for providing a rolling double reset timing for global storage in image sensors
US20080018762A1 (en) Method, apparatus and system for charge injection suppression in active pixel sensors
US20050062866A1 (en) Multiplexed pixel column architecture for imagers
US20220264042A1 (en) Pixel circuitry with voltage-domain sampling
US10623655B2 (en) Image sensors with light flicker mitigation capabilities

Legal Events

Date Code Title Description
121 Ep: the epo has been informed by wipo that ep was designated in this application

Ref document number: 07753252

Country of ref document: EP

Kind code of ref document: A2

WWE Wipo information: entry into national phase

Ref document number: 200780010694.5

Country of ref document: CN

WWE Wipo information: entry into national phase

Ref document number: 2009502838

Country of ref document: JP

Ref document number: 2007753252

Country of ref document: EP

NENP Non-entry into the national phase

Ref country code: DE

WWE Wipo information: entry into national phase

Ref document number: 1020087025598

Country of ref document: KR