WO2008051415A1 - Method of manufacturing stacked chip packages - Google Patents

Method of manufacturing stacked chip packages Download PDF

Info

Publication number
WO2008051415A1
WO2008051415A1 PCT/US2007/022136 US2007022136W WO2008051415A1 WO 2008051415 A1 WO2008051415 A1 WO 2008051415A1 US 2007022136 W US2007022136 W US 2007022136W WO 2008051415 A1 WO2008051415 A1 WO 2008051415A1
Authority
WO
WIPO (PCT)
Prior art keywords
wafer
chips
chip
semiconductor
memory
Prior art date
Application number
PCT/US2007/022136
Other languages
French (fr)
Other versions
WO2008051415A9 (en
Inventor
Paul A. Farrar
Original Assignee
Micron Technology, Inc.
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Micron Technology, Inc. filed Critical Micron Technology, Inc.
Priority to KR1020097010238A priority Critical patent/KR101524318B1/en
Priority to EP07839619A priority patent/EP2084742A1/en
Priority to CN2007800388763A priority patent/CN101553917B/en
Priority to JP2009533356A priority patent/JP5590293B2/en
Publication of WO2008051415A1 publication Critical patent/WO2008051415A1/en
Publication of WO2008051415A9 publication Critical patent/WO2008051415A9/en

Links

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/77Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
    • H01L21/78Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
    • H01L21/82Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/12Mountings, e.g. non-detachable insulating substrates
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/34Arrangements for cooling, heating, ventilating or temperature compensation ; Temperature sensing arrangements
    • H01L23/46Arrangements for cooling, heating, ventilating or temperature compensation ; Temperature sensing arrangements involving the transfer of heat by flowing fluids
    • H01L23/473Arrangements for cooling, heating, ventilating or temperature compensation ; Temperature sensing arrangements involving the transfer of heat by flowing fluids by flowing liquids
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L25/00Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
    • H01L25/03Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes
    • H01L25/04Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers
    • H01L25/065Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group H01L27/00
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L25/00Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
    • H01L25/18Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof the devices being of types provided for in two or more different subgroups of the same main group of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L25/00Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
    • H01L25/50Multistep manufacturing processes of assemblies consisting of devices, each device being of a type provided for in group H01L27/00 or H01L29/00
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2225/00Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
    • H01L2225/03All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
    • H01L2225/04All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers
    • H01L2225/065All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers the devices being of a type provided for in group H01L27/00
    • H01L2225/06503Stacked arrangements of devices
    • H01L2225/06513Bump or bump-like direct electrical connections between devices, e.g. flip-chip connection, solder bumps
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2225/00Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
    • H01L2225/03All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
    • H01L2225/04All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers
    • H01L2225/065All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers the devices being of a type provided for in group H01L27/00
    • H01L2225/06503Stacked arrangements of devices
    • H01L2225/06572Auxiliary carrier between devices, the carrier having an electrical connection structure
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2225/00Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
    • H01L2225/03All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
    • H01L2225/04All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers
    • H01L2225/065All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers the devices being of a type provided for in group H01L27/00
    • H01L2225/06503Stacked arrangements of devices
    • H01L2225/06589Thermal management, e.g. cooling
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/0001Technical content checked by a classifier
    • H01L2924/0002Not covered by any one of groups H01L24/00, H01L24/00 and H01L2224/00

Definitions

  • This application relates generally to semiconductor devices and device fabrication and, more particularly, to embodiments of multi-chip packages.
  • Multi-chip stacking has been proposed in the past; however, one significant concern with stacking chips (i.e. memory chips, logic chips, processor chips, etc.) is the manufacturing yield of the assembly. Because any given wafer will currently have a percentage of defective chips on its surface, when multiple wafers are stacked, for example 10 wafers high, the likelihood of at least one defective chip in any given stack goes up significantly. Alternatively, stacking individual chips that have been tested and known to be good involves a greater amount of high precision handling when compared to stacking wafers prior to dicing. In either scenario, a high amount of loss due to manufacturing yield is present.
  • stacking chips i.e. memory chips, logic chips, processor chips, etc.
  • FIG. 1 shows an electronic system according to an embodiment of the invention.
  • FIG. 2A-2C show two wafers in various stages of chip assembly according to an embodiment of the invention.
  • FIG. 3A-3C show cross section views of wafers in various stages of chip assembly according to an embodiment of the invention.
  • FIG. 4 shows a multi-chip assembly according to an embodiment of the invention.
  • FIG. 5 shows another multi-chip assembly according to an embodiment of the invention. Detailed Description
  • substrate is also used to refer to semiconductor structures during processing and may include other layers, such as silicon-on-insulator (SOI), etc. that have been fabricated thereupon. Both wafer and substrate include doped and undoped semiconductors, epitaxial semiconductor layers supported by a base semiconductor or insulator, as well as other semiconductor structures well known to one skilled in the art.
  • SOI silicon-on-insulator
  • Both wafer and substrate include doped and undoped semiconductors, epitaxial semiconductor layers supported by a base semiconductor or insulator, as well as other semiconductor structures well known to one skilled in the art.
  • conductor is understood to include semiconductors and the term insulator or dielectric is defined to include any material that is less electrically conductive than the materials referred to as conductors.
  • horizontal as used in this application is defined as a plane parallel to the conventional plane or surface of a wafer or substrate, regardless of the orientation of the wafer or substrate.
  • vertical refers to a direction perpendicular to the horizontal as defined above. Prepositions, such as “on,” “side” (as in “sidewall”), “higher,” “lower,” “over,” and “under” are defined with respect to the conventional plane or surface being on the top surface of the wafer or substrate, regardless of the orientation of the wafer or substrate.
  • a chip may include both memory circuitry and logic circuitry on the same chip.
  • a chip with both memory circuitry and logic circuitry on the same chip is defined to be both a “memory chip” and a “logic chip” as used in the following description.
  • FIG. 1 is a block diagram of an information handling system 1 incorporating at least one multi-chip assembly 4 formed by methods in accordance with one embodiment of the invention.
  • Information handling system 1 is merely one embodiment of an electronic system in which the present invention can be used.
  • Other examples include, but are not limited to, personal data assistants (PDAs), cellular telephones, MP3 players, aircraft, satellites, military vehicles, etc.
  • information handling system 1 comprises a data processing system that includes a system bus 2 to couple the various components of the system.
  • System bus 2 provides communications links among the various components of the information handling system 1 and may be implemented as a single bus, as a combination of busses, or in any other suitable manner.
  • Multi-chip assembly 4 is coupled to the system bus 2.
  • Multi-chip assembly 4 may include any circuit or operably compatible combination of circuits.
  • multi-chip assembly 4 includes a processor 6 that can be of any type.
  • processor means any type of computational circuit such as, but not limited to, a microprocessor, a microcontroller, a graphics processor, a digital signal processor (DSP), or any other type of processor or processing circuit.
  • a memory chip 7 is included in the multi- chip assembly 4.
  • CMOS complementary metal-oxide-semiconductor
  • CMOS complementary metal-oxide-semiconductor
  • DRAMs Dynamic Random Access Memory
  • SLDRAMs SLDRAMs
  • RDRAMs RDRAMs
  • non-volatile memory such as flash memory.
  • additional logic chips 8 other than processor chips are included in the multi-chip assembly 4.
  • An example of a logic chip 8 other than a processor includes an analog to digital converter.
  • Other circuits on logic chips 8 such as custom circuits, an application-specific integrated circuit (ASIC), etc. are also included in one embodiment of the invention.
  • Information handling system 1 may also include an external memory 11, which in turn can include one or more memory elements suitable to the particular application, such as one or more hard drives 12, and/or one or more drives that handle removable media 13 such as floppy diskettes, compact disks (CDs), digital video disks (DVDs), and the like.
  • an external memory 11 can include one or more memory elements suitable to the particular application, such as one or more hard drives 12, and/or one or more drives that handle removable media 13 such as floppy diskettes, compact disks (CDs), digital video disks (DVDs), and the like.
  • Information handling system 1 may also include a display device
  • a monitor 9 such as a monitor, additional peripheral components 10, such as speakers, etc. and a keyboard and/or controller 14, which can include a mouse, trackball, game controller, voice-recognition device, or any other device that permits a system user to input information into and receive information from the information handling system 1.
  • additional peripheral components 10 such as speakers, etc.
  • a keyboard and/or controller 14 which can include a mouse, trackball, game controller, voice-recognition device, or any other device that permits a system user to input information into and receive information from the information handling system 1.
  • Figures 2A-2C show selected acts in a process of forming multi- chip packages according to an embodiment of the invention.
  • a first wafer 210 and a second wafer 220 are shown.
  • the first wafer 210 includes a number of individual chips 212 and the second wafer includes a number of individual chips 222.
  • the second wafer 220 is electrically coupled to the first wafer 210 to form a wafer assembly 200.
  • each of the multiple individual chips 212 are aligned and coupled with multiple individual chips 222.
  • the joining process between chips 212 and 222 is easier and produces a higher manufacturing yield.
  • the larger size makes handling and connection easier between chips on the first wafer 210 and the second wafer 220.
  • the interconnection process joins multiple chips 212, 222 in a single operation.
  • the second wafer 220 is shown having a thickness
  • the individual chips 222 are partially scored in the wafer 220 prior to attachment to the first wafer 210.
  • the scored side of the second wafer 220 is located at the interface between the first wafer 210 and the second wafer 220 after joining as shown in Figure 2B.
  • Figure 2C shows a stage in one method of manufacture where the second wafer 220 is thinned from thickness 224 as shown in Figure 2B to a thickness 226 as shown in Figure 2C.
  • the partial scoring of the second wafer 220 is completed by the thinning process in Figure 2C to allow separation of individual chips 222.
  • the second wafer 220 is positioned with individual chips 222 in flip-chip orientation to connect to the individual chips 212 on the first wafer 210.
  • the first wafer includes substantially all high-yield circuits to increase the likelihood that all or most of the individual chips 212 on the first wafer 210 are free of defects.
  • An example of a high-yield circuit in one embodiment includes only re-distribution plane circuitry on the individual chips 212.
  • the second wafer includes memory chips such as dynamic random access memory, although the invention is not so limited.
  • One method includes testing all individual chips 222 prior to connecting the second wafer 220 to the first wafer 210. Defective chips are identified during the testing process. As shown in Figure 2C, after individual chips 222 are coupled to the first wafer 210 and separated, defective chips can be removed from the wafer assembly 200 without disturbing the other chips 222 that remain connected to the first wafer 210. The removal of defective chips leaves gaps in the chips 222 such as first gap 234 and second gap 236. Good chips 230 and 232 can then be inserted into gap 234 and gap 236 to form a complete array of chips 222 without any defective chips present. Where chips 222 were thinned prior to defective chip removal, a number of previously thinned good chips are used to fill gaps such as 234 and 236.
  • a final wafer stack includes multiple chip stacks without any defective chips.
  • the assembly process of stacking chips is made easier by stacking wafers, yet the manufacturing yield of a given wafer stack is significantly increased by replacing individual defective chips with good chips along the way during each additional wafer level assembly.
  • a holding wafer is attached to the stack of wafers after the last functional wafer is added in the stack.
  • the first wafer such as the redistribution circuit wafer, can then be diced or separated by thinning, etc. Later, the holding wafer can be removed or diced, etc.
  • the holding wafer attachment is temporary and the individual multi-chip stacks are later removed from the holding wafer.
  • the last wafer in the stack prior to the holding wafer is scored deeper than the prior wafers to provide for easier separation with less chip thinning.
  • a chip stack includes a high-yield redistribution circuit chip on the bottom, with multiple memory chips stacked on top, with a logic chip such as a processor chip stacked on top.
  • a logic chip in the stack includes both logic circuitry and static random access memory.
  • Other contemplated configurations include the logic chip located adjacent to the redistribution circuit chip. Specific reasons for such a configuration, such as multiple processor embodiments, are discussed below.
  • a chip stack including a redistribution circuit chip, at least one memory chip, and a logic chip are described herein, the invention is not so limited.
  • FIGS 3A-3C show side views of a chip manufacturing operation according to embodiments of the invention.
  • a first chip 310 is shown oriented in flip-chip orientation in Figure 3 A.
  • the first chip 310 includes a number of devices 332 such as transistors, memory cells, etc.
  • the devices 332 are shown formed in a substrate 330 with a thickness 316.
  • Horizontal redistribution circuitry 340 such as metal trace lines, and vias or contacts 338 are shown interconnecting devices 332 within the first chip 310.
  • One or more regions of insulator 334, such as silicon dioxide, may be used to electrically isolate the redistribution circuitry 340.
  • the first chip 310 includes a first vertical communication channel 344 and a second vertical communication channel 346.
  • the first vertical communication channel 344 includes a via, or the like.
  • Several types of communication channel 344 are within the scope of the invention, including metal conductors, optical conductors, etc.
  • the second vertical communication channel 346 illustrates a coaxial conductor embodiment. As shown in Figure 3A, prior to connection to another wafer, the vertical communication channels do not pass through an entire thickness of the first chip 310.
  • Figure 3B shows the first chip 310 coupled in flip-chip orientation to a second chip 320 using connection structures 312.
  • the second chip 320 includes a high-yield chip such as a redistribution circuit chip and the first chip 310 includes a memory chip.
  • the description in Figures 3A-3C is applicable to a connecting operation between any two chips in a chip stack.
  • connection structures 312 include solder structures such as controlled chip collapse connections (C4). Any of a number of pad metallurgies are possible to support the connection structures 312.
  • One pad metallurgy includes TiNiCuAu pads.
  • TiNiCuAu pads are formed using a liftoff process.
  • One advantage of TiNiCuAu pads formed using a liftoff process includes the ability to form smaller contacts, thus permitting a more dense interconnection configuration.
  • solder connection structures 312 are described, the invention is not so limited.
  • Other possible connection structures 312 include gold to gold bonding connection structures, conductive epoxies, conductor filled epoxies, conductive films, etc.
  • Figure 3B shows an embodiment where the connection structures
  • the gap 312 leave a gap 314 between the first chip 310 and the second chip 320.
  • the gap 314 is filled with a solid material. In other embodiments the gap 314 is left open. Filled embodiments may use adhesives such as epoxy or other filler material to provide additional mechanical strength to a final multi- chip assembly.
  • a cooling fluid such as a gas or liquid is able to pass between individual chips in a chip stack to enhance cooling during operation.
  • a cooling system utilizing the gaps 314 is coupled to the system to cool a chip stack formed according to methods described.
  • the cooling system uses a gas or a compressed gas to flow through the gaps 314 and cool the individual chips.
  • One compressed gas includes compressed hydrogen.
  • One compressed gas includes compressed helium.
  • a composite gas of hydrogen and helium is used for cooling.
  • Liquid cooling fluids contemplated for implementation of embodiments of the invention include volatile liquids and supercritical fluids such as liquid carbon dioxide.
  • Figure 3 C shows the first chip 310 that has been thinned from thickness 316 as shown in Figure 3B to thickness 318.
  • thinning chips in a wafer may be used to expose circuitry for additional chip interconnectivity from the back side of the wafer.
  • Figure 3C shows the first vertical communication channel 344 and the second vertical communication channel 346 as described above.
  • the thinning process exposes vertical communication channels in the form of through- wafer interconnects to permit through chip interconnectivity.
  • FIG. 4 shows one embodiment of a chip stack 400 formed using methods described above.
  • a bottom chip 410 includes a high-yield chip such as a redistribution circuitry chip.
  • a number of memory chips 420 are shown located on top of the redistribution circuitry chip 410.
  • a logic chip 430 such as a processor chip is stacked on top of the chip stack 400. In one embodiment, nine memory chips 420 are stacked on top of the bottom chip 410 with a single logic chip 430 stacked on top of the memory chips 420.
  • Other embodiments include multiple redistribution circuitry chips in a single stack 400, multiple logic chips 430 in a single stack 400, and any of a number of different stacking orders for the stack 400. Placing a redistribution circuitry chip first provides a high-yield base wafer that increases manufacturing yield as described above. Placing at least one logic chip 430 on an outside surface of the stack 400 allows for increased cooling of one of the hotter running chips in the stack.
  • Figure 5 shows a chip stack 500 including multiple logic chips such as multiple processors.
  • Two or more redistribution circuitry chips 512 are again used as a base, with two or more logic chips 510 mounted on top of the redistribution circuitry chips 512.
  • a number of memory chips 520 are then stacked on top of the two or more logic chips 510.

Abstract

Methods and devices for multi-chip stacks are shown. A method is shown that assembles multiple chips into stacks by stacking wafers prior to dicing into individual chips. Methods shown provide removal of defective chips and their replacement during the assembly process to improve manufacturing yield.

Description

METHOD OF MANUFACTURING STACKED CHIP PACKAGES
Claim Of Priority [0001] Benefit of priority is hereby claimed to U.S. Patent Application
Serial Number 11/583,411, filed on October 19, 2006, which application is herein incorporated by reference.
Technical Field
[0002] This application relates generally to semiconductor devices and device fabrication and, more particularly, to embodiments of multi-chip packages.
Background
[0003] An ever present goal in the semiconductor industry has been to decrease the size of devices and to increase the performance of devices. However, both of these goals present large technical hurdles as the two goals are often in conflict with each other.
[0004] As the minimum feature size achievable in semiconductor manufacturing decreases, the capacitive coupling between adjacent metal lines becomes a significant impediment to achieving higher performance. Further, as the minimum feature size decreases, the number of devices potentially achievable in a given area increases, as a second power function. The number of wiring connections is increasing at least as rapidly. In order to accommodate the increased wiring, the chip designer would like to shrink the space between adjacent lines to the minimum achievable dimension. This has the unfortunate effect of increasing the capacitive load.
[OOOS] One way to accommodate the increased wiring and reduce capacitive load is to substitute lower dielectric constant materials for the insulating material. A common insulating material to date is SiO2, which has a dielectric constant of around 4. SiO is now used in most very large scale integrated circuit (VLSI) chips. Another way to accommodate the increased wiring and reduce capacitive load is to shorten the distance between devices by denser packaging.
[0006] Multi-chip stacking has been proposed in the past; however, one significant concern with stacking chips (i.e. memory chips, logic chips, processor chips, etc.) is the manufacturing yield of the assembly. Because any given wafer will currently have a percentage of defective chips on its surface, when multiple wafers are stacked, for example 10 wafers high, the likelihood of at least one defective chip in any given stack goes up significantly. Alternatively, stacking individual chips that have been tested and known to be good involves a greater amount of high precision handling when compared to stacking wafers prior to dicing. In either scenario, a high amount of loss due to manufacturing yield is present.
[0007] What are needed are methods and devices that improve the manufacturing yield of large numbers of stacked chips in a multi-chip assembly. What are also needed are improved methods and devices to enhance performance, reduce size, and improve other properties and features of multi- chip assemblies.
Brief Description of the Drawings
[0008] FIG. 1 shows an electronic system according to an embodiment of the invention.
[0009] FIG. 2A-2C show two wafers in various stages of chip assembly according to an embodiment of the invention.
[0010] FIG. 3A-3C show cross section views of wafers in various stages of chip assembly according to an embodiment of the invention. [0011] FIG. 4 shows a multi-chip assembly according to an embodiment of the invention.
[0012] FIG. 5 shows another multi-chip assembly according to an embodiment of the invention. Detailed Description
[0013] In the following detailed description of the invention, reference is made to the accompanying drawings that form a part hereof and in which is shown, by way of illustration, specific embodiments in which the invention may be practiced. In the drawings, like numerals describe substantially similar components throughout the several views. These embodiments are described in sufficient detail to enable those skilled in the art to practice the invention. Other embodiments may be utilized and structural, logical, and electrical changes may be made without departing from the scope of the present invention. [0014] The terms "wafer" and "substrate" used in the following description include any structure having an exposed surface with which to form an integrated circuit (IC) structure of the invention. The term substrate is understood to include semiconductor wafers. The term substrate is also used to refer to semiconductor structures during processing and may include other layers, such as silicon-on-insulator (SOI), etc. that have been fabricated thereupon. Both wafer and substrate include doped and undoped semiconductors, epitaxial semiconductor layers supported by a base semiconductor or insulator, as well as other semiconductor structures well known to one skilled in the art. The term conductor is understood to include semiconductors and the term insulator or dielectric is defined to include any material that is less electrically conductive than the materials referred to as conductors.
[0015] The term "horizontal" as used in this application is defined as a plane parallel to the conventional plane or surface of a wafer or substrate, regardless of the orientation of the wafer or substrate. The term "vertical" refers to a direction perpendicular to the horizontal as defined above. Prepositions, such as "on," "side" (as in "sidewall"), "higher," "lower," "over," and "under" are defined with respect to the conventional plane or surface being on the top surface of the wafer or substrate, regardless of the orientation of the wafer or substrate.
[0016] Although the terms "memory chip" and "logic chip" are used in the following description, one of ordinary skill in the art will recognize that in one embodiment, a chip may include both memory circuitry and logic circuitry on the same chip. A chip with both memory circuitry and logic circuitry on the same chip is defined to be both a "memory chip" and a "logic chip" as used in the following description. The following detailed description is, therefore, not to be taken in a limiting sense and the scope of the present invention is defined only by the appended claims, along with the full scope of equivalents to which such claims are entitled.
[0017] An embodiment of an information handling system such as a personal computer is included to show an embodiment of a high-level device application for the present invention. FIG. 1 is a block diagram of an information handling system 1 incorporating at least one multi-chip assembly 4 formed by methods in accordance with one embodiment of the invention. Information handling system 1 is merely one embodiment of an electronic system in which the present invention can be used. Other examples include, but are not limited to, personal data assistants (PDAs), cellular telephones, MP3 players, aircraft, satellites, military vehicles, etc.
10018] In this example, information handling system 1 comprises a data processing system that includes a system bus 2 to couple the various components of the system. System bus 2 provides communications links among the various components of the information handling system 1 and may be implemented as a single bus, as a combination of busses, or in any other suitable manner. [0019] Multi-chip assembly 4 is coupled to the system bus 2. Multi-chip assembly 4 may include any circuit or operably compatible combination of circuits. In one embodiment, multi-chip assembly 4 includes a processor 6 that can be of any type. As used herein, "processor" means any type of computational circuit such as, but not limited to, a microprocessor, a microcontroller, a graphics processor, a digital signal processor (DSP), or any other type of processor or processing circuit.
[0020] In one embodiment, a memory chip 7 is included in the multi- chip assembly 4. Those skilled in the art will recognize that a wide variety of memory chips may be used in the multi-chip assembly 4. Acceptable types of memory chips include, but are not limited to, Dynamic Random Access Memory (DRAMs) such as SDRAMs, SLDRAMs, RDRAMs and other DRAMs. Memory chip 7 can also include non-volatile memory such as flash memory. [0021] In one embodiment, additional logic chips 8 other than processor chips are included in the multi-chip assembly 4. An example of a logic chip 8 other than a processor includes an analog to digital converter. Other circuits on logic chips 8 such as custom circuits, an application-specific integrated circuit (ASIC), etc. are also included in one embodiment of the invention. [0022] Information handling system 1 may also include an external memory 11, which in turn can include one or more memory elements suitable to the particular application, such as one or more hard drives 12, and/or one or more drives that handle removable media 13 such as floppy diskettes, compact disks (CDs), digital video disks (DVDs), and the like.
[0023] Information handling system 1 may also include a display device
9 such as a monitor, additional peripheral components 10, such as speakers, etc. and a keyboard and/or controller 14, which can include a mouse, trackball, game controller, voice-recognition device, or any other device that permits a system user to input information into and receive information from the information handling system 1.
[0024] Figures 2A-2C show selected acts in a process of forming multi- chip packages according to an embodiment of the invention. In Figure 2 A, a first wafer 210 and a second wafer 220 are shown. The first wafer 210 includes a number of individual chips 212 and the second wafer includes a number of individual chips 222.
[0025] In Figure 2B, the second wafer 220 is electrically coupled to the first wafer 210 to form a wafer assembly 200. In the operation, each of the multiple individual chips 212 are aligned and coupled with multiple individual chips 222. In wafer form, the joining process between chips 212 and 222 is easier and produces a higher manufacturing yield. Among other factors, the larger size makes handling and connection easier between chips on the first wafer 210 and the second wafer 220. Also the interconnection process joins multiple chips 212, 222 in a single operation. [0026] In Figure 2B, the second wafer 220 is shown having a thickness
224. In one method of manufacture, the individual chips 222 are partially scored in the wafer 220 prior to attachment to the first wafer 210. In one method the scored side of the second wafer 220 is located at the interface between the first wafer 210 and the second wafer 220 after joining as shown in Figure 2B. [0027] Figure 2C shows a stage in one method of manufacture where the second wafer 220 is thinned from thickness 224 as shown in Figure 2B to a thickness 226 as shown in Figure 2C. In one method of manufacture, the partial scoring of the second wafer 220 is completed by the thinning process in Figure 2C to allow separation of individual chips 222. Although partial scoring and thinning are discussed as one method to separate individual chips 222 from the second wafer 220, the invention is not so limited. One of ordinary skill in the art, having the benefit of the present disclosure, will recognize that other methods of separating individual chips 222 such as full thickness sawing after wafer connection, etc. are encompassed by the present invention. [0028] In one embodiment, the second wafer 220 is positioned with individual chips 222 in flip-chip orientation to connect to the individual chips 212 on the first wafer 210. In one embodiment, the first wafer includes substantially all high-yield circuits to increase the likelihood that all or most of the individual chips 212 on the first wafer 210 are free of defects. An example of a high-yield circuit in one embodiment includes only re-distribution plane circuitry on the individual chips 212.
[0029] In one embodiment the second wafer includes memory chips such as dynamic random access memory, although the invention is not so limited. One method includes testing all individual chips 222 prior to connecting the second wafer 220 to the first wafer 210. Defective chips are identified during the testing process. As shown in Figure 2C, after individual chips 222 are coupled to the first wafer 210 and separated, defective chips can be removed from the wafer assembly 200 without disturbing the other chips 222 that remain connected to the first wafer 210. The removal of defective chips leaves gaps in the chips 222 such as first gap 234 and second gap 236. Good chips 230 and 232 can then be inserted into gap 234 and gap 236 to form a complete array of chips 222 without any defective chips present. Where chips 222 were thinned prior to defective chip removal, a number of previously thinned good chips are used to fill gaps such as 234 and 236.
[0030] The process described above and in Figures 2A-2C may be repeated to form multi-wafer stacks. Because defective chips are being removed and replaced as the stack progresses, a final wafer stack includes multiple chip stacks without any defective chips. The assembly process of stacking chips is made easier by stacking wafers, yet the manufacturing yield of a given wafer stack is significantly increased by replacing individual defective chips with good chips along the way during each additional wafer level assembly. [0031] In one embodiment, a holding wafer is attached to the stack of wafers after the last functional wafer is added in the stack. The first wafer, such as the redistribution circuit wafer, can then be diced or separated by thinning, etc. Later, the holding wafer can be removed or diced, etc. to safely separate the individual multi-chip stacks. In one embodiment, the holding wafer attachment is temporary and the individual multi-chip stacks are later removed from the holding wafer. In one embodiment, the last wafer in the stack prior to the holding wafer is scored deeper than the prior wafers to provide for easier separation with less chip thinning.
[0032] Many different stacks of chips are contemplated, in accordance with embodiments of the invention, using the techniques described above. One contemplated embodiment of a chip stack includes a high-yield redistribution circuit chip on the bottom, with multiple memory chips stacked on top, with a logic chip such as a processor chip stacked on top. In one embodiment, a logic chip in the stack includes both logic circuitry and static random access memory. Other contemplated configurations include the logic chip located adjacent to the redistribution circuit chip. Specific reasons for such a configuration, such as multiple processor embodiments, are discussed below. Although a chip stack including a redistribution circuit chip, at least one memory chip, and a logic chip are described herein, the invention is not so limited. Techniques described above are useful for manufacturing any stack of more than one chip. [0033] Figures 3A-3C show side views of a chip manufacturing operation according to embodiments of the invention. A first chip 310 is shown oriented in flip-chip orientation in Figure 3 A. The first chip 310 includes a number of devices 332 such as transistors, memory cells, etc. The devices 332 are shown formed in a substrate 330 with a thickness 316. Horizontal redistribution circuitry 340, such as metal trace lines, and vias or contacts 338 are shown interconnecting devices 332 within the first chip 310. One or more regions of insulator 334, such as silicon dioxide, may be used to electrically isolate the redistribution circuitry 340.
[0034] In one embodiment, the first chip 310 includes a first vertical communication channel 344 and a second vertical communication channel 346. The first vertical communication channel 344 includes a via, or the like. Several types of communication channel 344 are within the scope of the invention, including metal conductors, optical conductors, etc. The second vertical communication channel 346 illustrates a coaxial conductor embodiment. As shown in Figure 3A, prior to connection to another wafer, the vertical communication channels do not pass through an entire thickness of the first chip 310.
[0035] Figure 3B shows the first chip 310 coupled in flip-chip orientation to a second chip 320 using connection structures 312. In one embodiment, the second chip 320 includes a high-yield chip such as a redistribution circuit chip and the first chip 310 includes a memory chip. However, the description in Figures 3A-3C is applicable to a connecting operation between any two chips in a chip stack.
[0036] In one embodiment, the connection structures 312 include solder structures such as controlled chip collapse connections (C4). Any of a number of pad metallurgies are possible to support the connection structures 312. One pad metallurgy includes TiNiCuAu pads. In one embodiment TiNiCuAu pads are formed using a liftoff process. One advantage of TiNiCuAu pads formed using a liftoff process includes the ability to form smaller contacts, thus permitting a more dense interconnection configuration. Although solder connection structures 312 are described, the invention is not so limited. Other possible connection structures 312 include gold to gold bonding connection structures, conductive epoxies, conductor filled epoxies, conductive films, etc. [0037] Figure 3B shows an embodiment where the connection structures
312 leave a gap 314 between the first chip 310 and the second chip 320. In one embodiment the gap 314 is filled with a solid material. In other embodiments the gap 314 is left open. Filled embodiments may use adhesives such as epoxy or other filler material to provide additional mechanical strength to a final multi- chip assembly.
[0038] In embodiments where the gap 314 is left open, a cooling fluid such as a gas or liquid is able to pass between individual chips in a chip stack to enhance cooling during operation. In one electronic system embodiment, a cooling system utilizing the gaps 314 is coupled to the system to cool a chip stack formed according to methods described. In one embodiment, the cooling system uses a gas or a compressed gas to flow through the gaps 314 and cool the individual chips. One compressed gas includes compressed hydrogen. One compressed gas includes compressed helium. In selected embodiments, a composite gas of hydrogen and helium is used for cooling. Liquid cooling fluids contemplated for implementation of embodiments of the invention include volatile liquids and supercritical fluids such as liquid carbon dioxide. [0039] Figure 3 C shows the first chip 310 that has been thinned from thickness 316 as shown in Figure 3B to thickness 318. In addition to completing a scoreline for chip separation as described above, thinning chips in a wafer may be used to expose circuitry for additional chip interconnectivity from the back side of the wafer. Figure 3C shows the first vertical communication channel 344 and the second vertical communication channel 346 as described above. In one embodiment, the thinning process exposes vertical communication channels in the form of through- wafer interconnects to permit through chip interconnectivity.
[0040] One advantage of through chip interconnectivity as opposed to chip edge interconnectivity includes the increased density of interconnectivity that is possible. Chip edge connections between chips in a multi-chip stack are limited by the amount of chip edge real estate. In contrast, through chip connections can pass through any available location within the plane of each chip. In one embodiment, both chip edge connections and through chip connections are used to communicate between chips in a multi-chip stack. Although through chip interconnections are described, embodiments using only chip edge connections are also within the scope of the invention. [0041] Figure 4 shows one embodiment of a chip stack 400 formed using methods described above. In one embodiment, a bottom chip 410 includes a high-yield chip such as a redistribution circuitry chip. A number of memory chips 420 are shown located on top of the redistribution circuitry chip 410. A logic chip 430 such as a processor chip is stacked on top of the chip stack 400. In one embodiment, nine memory chips 420 are stacked on top of the bottom chip 410 with a single logic chip 430 stacked on top of the memory chips 420. Other embodiments include multiple redistribution circuitry chips in a single stack 400, multiple logic chips 430 in a single stack 400, and any of a number of different stacking orders for the stack 400. Placing a redistribution circuitry chip first provides a high-yield base wafer that increases manufacturing yield as described above. Placing at least one logic chip 430 on an outside surface of the stack 400 allows for increased cooling of one of the hotter running chips in the stack.
[0042] Figure 5 shows a chip stack 500 including multiple logic chips such as multiple processors. Two or more redistribution circuitry chips 512 are again used as a base, with two or more logic chips 510 mounted on top of the redistribution circuitry chips 512. A number of memory chips 520 are then stacked on top of the two or more logic chips 510.
[0043] While a number of advantages of embodiments of the invention are described, the above lists are not intended to be exhaustive. Although specific embodiments have been illustrated and described herein, it will be appreciated by those of ordinary skill in the art that any arrangement that is calculated to achieve the same purpose may be substituted for the specific embodiment shown. This application is intended to cover any adaptations or variations of the present invention. It is to be understood that the above description is intended to be illustrative and not restrictive. Combinations of the above embodiments, and other embodiments, will be apparent to those of skill in the art upon reviewing the above description. The scope of the invention includes any other applications in which the above structures and methods are used. The scope of the invention should be determined with reference to the appended claims, along with the full scope of equivalents to which such claims are entitled.
u

Claims

What is claimed is:
1. A method of forming a semiconductor structure, comprising: attaching a first wafer to a second wafer, the second wafer including a plurality of semiconductor chips; removing at least one selected semiconductor chip from the surface of the first wafer; and replacing the removed semiconductor chips with at least one replacement semiconductor chip.
2. The method of claim 1 , further comprising forming the first wafer to include only redistribution circuitry.
3. The method of claim 1, further comprising selecting the plurality of semiconductor chips to include memory chips.
4. The method of claim 3, further comprising selecting the memory chips to include DRAM chips.
5. The method of claim 1, further comprising selecting the plurality of semiconductor chips to include logic chips.
6. The method of claim 5, further comprising selecting the logic chips tθ include statie random access memory.
7. The method of claim 1, wherein attaching a first wafer to a second wafer includes coupling input/output regions between the chips using controlled chip collapse connection structures.
8. The method of claim 1 , wherein attaching a first wafer to a second wafer includes coupling input/output regions between the chips using gold to gold bonding connection structures.
9. The method of claim 1 , wherein attaching the first wafer to a second wafer includes coupling input/output regions between the chips using pad metallurgy limiting lift off connection structures.
10. The method of claim 9, wherein attaching a first wafer to a second wafer includes coupling input/output regions between the chips using TiNiCuAu connection structures.
11. The method of any of the preceding claims further including attaehing a third wafer to the second wafer, the third wafer including a second plurality of semiconductor ships; removing at least one selected semiconductor chip of the second plurality from the surface of the third wafer; and replacing the removed semiconductor chip with at least one replacement semiconductor chip.
12. The method of claim 11, wherein the first wafer includes only redistribution circuitry, the second wafer includes only memory chips, and the third wafer includes only logic chips.
13. The method of any of the preceding elaims further including separating individual stacks of chips from the stacked semiconductor wafers.
14. The method of claim 13, wherein an individual stack of chips includes stacking nine stacked memory chips.
15. The method of claim 11, further comprising thinning at one wafer prior to subsequent wafer attachment.
16. The method of claim 13, wherein separating individuals stacks of chips includes attaching a temporary holder wafer to the logic wafer.
17. A method of fencing an elβetFonie system, compflsmg: forming a semieonductor structure, including: stacking and interconnecting a number of semieonduetor wafers, including: stacking a number of memory wafers on a starting wafer; attaching at least one logic wafer to the memory wafers; wherein selected chips in one or more of the number of semiconductor wafers are removed and replaced during the stacking process; separating individual stacks of chips from the number of semiconductor waftsra; oθupling the semieonduetor structure to a system eirsuit, including a display screen and an input device; and coupling a cooling system to the semiconductor structure.
18. The method of claim 17, wherein coupling a cooling system to the semiconductor structure includes flowing a cooling fluid though gaps between chips and interconnection structures spaced between the chips.
19. The method of claim 18, wherein flowing a cooling fluid though gaps includes flowing a pressurized gas through gaps.
20. The method of claim 19, wherein the pressurized gas includes hydrogen.
21. The method of elaim 20, wherein the pressurized gas includes helium.
2?. The method of claim 18, wherein flowing a cooling fluid though gaps includes flowing a supercritical fluid through gaps.
23. The method of claim 18, wherein flowing a cooling fluid though gaps includes flowing a liquid through gaps.
PCT/US2007/022136 2006-10-19 2007-10-17 Method of manufacturing stacked chip packages WO2008051415A1 (en)

Priority Applications (4)

Application Number Priority Date Filing Date Title
KR1020097010238A KR101524318B1 (en) 2006-10-19 2007-10-17 Method of manufacturing stacked chip packages
EP07839619A EP2084742A1 (en) 2006-10-19 2007-10-17 Method of manufacturing stacked chip packages
CN2007800388763A CN101553917B (en) 2006-10-19 2007-10-17 Method of manufacturing stacked chip packages
JP2009533356A JP5590293B2 (en) 2006-10-19 2007-10-17 Manufacturing method of layered chip package

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US11/583,411 US7754532B2 (en) 2006-10-19 2006-10-19 High density chip packages, methods of forming, and systems including same
US11/583,411 2006-10-19

Publications (2)

Publication Number Publication Date
WO2008051415A1 true WO2008051415A1 (en) 2008-05-02
WO2008051415A9 WO2008051415A9 (en) 2009-05-22

Family

ID=39111847

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/US2007/022136 WO2008051415A1 (en) 2006-10-19 2007-10-17 Method of manufacturing stacked chip packages

Country Status (7)

Country Link
US (3) US7754532B2 (en)
EP (1) EP2084742A1 (en)
JP (1) JP5590293B2 (en)
KR (1) KR101524318B1 (en)
CN (1) CN101553917B (en)
TW (1) TWI375316B (en)
WO (1) WO2008051415A1 (en)

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7754532B2 (en) 2006-10-19 2010-07-13 Micron Technology, Inc. High density chip packages, methods of forming, and systems including same
US7952184B2 (en) 2006-08-31 2011-05-31 Micron Technology, Inc. Distributed semiconductor device methods, apparatus, and systems

Families Citing this family (22)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7251160B2 (en) * 2005-03-16 2007-07-31 Sandisk Corporation Non-volatile memory and method with power-saving read and program-verify operations
JP4237207B2 (en) * 2006-07-07 2009-03-11 エルピーダメモリ株式会社 Manufacturing method of semiconductor device
US20090130821A1 (en) * 2007-10-12 2009-05-21 Applied Materials, Inc. Three dimensional packaging with wafer-level bonding and chip-level repair
US7741156B2 (en) * 2008-05-27 2010-06-22 Stats Chippac, Ltd. Semiconductor device and method of forming through vias with reflowed conductive material
US8455270B2 (en) * 2009-09-17 2013-06-04 International Business Machines Corporation 3D multiple die stacking
TWI827396B (en) * 2010-02-16 2023-12-21 凡 歐貝克 3d integrated circuit
JPWO2011108327A1 (en) * 2010-03-04 2013-06-24 株式会社日立製作所 Method for manufacturing rearranged wafer and method for manufacturing semiconductor device
KR20120118538A (en) 2011-04-19 2012-10-29 삼성전자주식회사 Multichip package, manufacturing method thereof, and memory system having the multi chip package
US8779598B2 (en) * 2011-06-28 2014-07-15 Broadcom Corporation Method and apparatuses for integrated circuit substrate manufacture
JP5657499B2 (en) * 2011-09-30 2015-01-21 株式会社東芝 Semiconductor device, manufacturing method thereof, and semiconductor device management system
US8546955B1 (en) * 2012-08-16 2013-10-01 Xilinx, Inc. Multi-die stack package
KR20140099604A (en) 2013-02-04 2014-08-13 삼성전자주식회사 Stack packages and method of manufacturing stack packages
KR20140137668A (en) 2013-05-23 2014-12-03 삼성전자주식회사 Semiconductor package with stacked chips and method for fabricating the same
CN103745934B (en) * 2013-12-30 2016-08-24 格科微电子(上海)有限公司 Wafer-level packaging method
CN103985648B (en) * 2014-05-23 2017-01-04 格科微电子(上海)有限公司 The wafer-level packaging method of quasiconductor and semiconductor package part
CN104575585A (en) * 2015-01-15 2015-04-29 西安华芯半导体有限公司 DRAM expansion structure and DRAM expansion method
JP2018506166A (en) * 2015-08-18 2018-03-01 ゴルテック.インク Pre-exclusion method, manufacturing method, apparatus and electronic apparatus for micro light-emitting diode
US20170186730A1 (en) * 2015-12-26 2017-06-29 Invensas Corporation System and method for providing 3d wafer assembly with known-good-dies
JP2020194936A (en) * 2019-05-30 2020-12-03 株式会社ディスコ Wafer manufacturing method and laminated device chip manufacturing method
WO2021092777A1 (en) * 2019-11-12 2021-05-20 深圳市汇顶科技股份有限公司 Stacked chip, manufacturing method, image sensor, and electronic device
US11658263B2 (en) 2020-03-09 2023-05-23 Seoul Viosys Co., Ltd. Method of fabricating a light emitting device having a stacked structure
WO2023193737A1 (en) * 2022-04-08 2023-10-12 北京灵汐科技有限公司 Wafer-level system and generation method therefor, data processing method, and storage medium

Citations (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6337513B1 (en) * 1999-11-30 2002-01-08 International Business Machines Corporation Chip packaging system and method using deposited diamond film
US20020025587A1 (en) * 2000-06-27 2002-02-28 Seiko Epson Corporation Semiconductor device and method for manufacturing the same
US20040070063A1 (en) * 1997-04-04 2004-04-15 Elm Technology Corporation Three dimensional structure integrated circuit
US20050095733A1 (en) * 2003-09-17 2005-05-05 Priewasser Karl H. Method for generating chip stacks
US20050269665A1 (en) * 2004-06-04 2005-12-08 Cabot Microelectronics Corp. Three dimensional integrated circuits
US20050280160A1 (en) * 2004-06-18 2005-12-22 Kim Soon-Bum Method for manufacturing wafer level chip stack package

Family Cites Families (40)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4807194A (en) * 1986-04-24 1989-02-21 Matsushita Electric Industrial Co., Ltd. Seimiconductor memory device having sub bit lines
US4923521A (en) 1988-10-11 1990-05-08 American Telephone And Telegraph Company Method and apparatus for removing solder
US5270261A (en) 1991-09-13 1993-12-14 International Business Machines Corporation Three dimensional multichip package methods of fabrication
US5202754A (en) 1991-09-13 1993-04-13 International Business Machines Corporation Three-dimensional multichip packages and methods of fabrication
JP2796919B2 (en) 1992-05-11 1998-09-10 インターナショナル・ビジネス・マシーンズ・コーポレーション Metallization composites and semiconductor devices
BE1007424A5 (en) * 1993-08-27 1995-06-13 Lvd Co Adaptive bending.
MY114888A (en) * 1994-08-22 2003-02-28 Ibm Method for forming a monolithic electronic module by stacking planar arrays of integrated circuit chips
US5457354A (en) 1994-09-26 1995-10-10 Osram Sylvania Inc. Lamp with improved mount for light-source capsule
US5567654A (en) * 1994-09-28 1996-10-22 International Business Machines Corporation Method and workpiece for connecting a thin layer to a monolithic electronic module's surface and associated module packaging
US5731945A (en) * 1995-02-22 1998-03-24 International Business Machines Corporation Multichip semiconductor structures with consolidated circuitry and programmable ESD protection for input/output nodes
JP3611637B2 (en) * 1995-07-07 2005-01-19 ヒューレット・パッカード・カンパニー Electrical connection structure of circuit members
JPH0992781A (en) * 1995-09-22 1997-04-04 Internatl Business Mach Corp <Ibm> Multichip semiconductor structure with integrated circuit and its preparation
US5781031A (en) * 1995-11-21 1998-07-14 International Business Machines Corporation Programmable logic array
US5818748A (en) 1995-11-21 1998-10-06 International Business Machines Corporation Chip function separation onto separate stacked chips
JPH10335567A (en) 1997-05-30 1998-12-18 Mitsubishi Electric Corp Semiconductor integrated-circuit device
JP2870530B1 (en) 1997-10-30 1999-03-17 日本電気株式会社 Stack module interposer and stack module
US6297960B1 (en) * 1998-06-30 2001-10-02 Micron Technology, Inc. Heat sink with alignment and retaining features
US6136689A (en) 1998-08-14 2000-10-24 Micron Technology, Inc. Method of forming a micro solder ball for use in C4 bonding process
US6507117B1 (en) 1999-01-29 2003-01-14 Rohm Co., Ltd. Semiconductor chip and multichip-type semiconductor device
US6557013B1 (en) * 1999-03-24 2003-04-29 Successes.Com, Inc. Story workflow management system and method
US6507862B1 (en) * 1999-05-11 2003-01-14 Sun Microsystems, Inc. Switching method in a multi-threaded processor
JP2001077301A (en) * 1999-08-24 2001-03-23 Amkor Technology Korea Inc Semiconductor package and its manufacturing method
US6670719B2 (en) 1999-08-25 2003-12-30 Micron Technology, Inc. Microelectronic device package filled with liquid or pressurized gas and associated method of manufacture
US6878396B2 (en) 2000-04-10 2005-04-12 Micron Technology, Inc. Micro C-4 semiconductor die and method for depositing connection sites thereon
JP2002299575A (en) * 2001-03-29 2002-10-11 Toshiba Corp Semiconductor memory
KR100435813B1 (en) * 2001-12-06 2004-06-12 삼성전자주식회사 Multi chip package using metal bar and manufacturing method thereof
US7046522B2 (en) 2002-03-21 2006-05-16 Raymond Jit-Hung Sung Method for scalable architectures in stackable three-dimensional integrated circuits and electronics
US6791168B1 (en) * 2002-07-10 2004-09-14 Micron Technology, Inc. Semiconductor package with circuit side polymer layer and wafer level fabrication method
US6756305B1 (en) * 2003-04-01 2004-06-29 Xilinx, Inc. Stacked dice bonded with aluminum posts
TWI231023B (en) * 2003-05-27 2005-04-11 Ind Tech Res Inst Electronic packaging with three-dimensional stack and assembling method thereof
US20040262772A1 (en) * 2003-06-30 2004-12-30 Shriram Ramanathan Methods for bonding wafers using a metal interlayer
KR100537892B1 (en) * 2003-08-26 2005-12-21 삼성전자주식회사 Chip stack package and manufacturing method thereof
US7172949B2 (en) * 2004-08-09 2007-02-06 Micron Technology, Inc. Epitaxial semiconductor layer and method
US20070007983A1 (en) * 2005-01-06 2007-01-11 Salmon Peter C Semiconductor wafer tester
JP4409455B2 (en) * 2005-01-31 2010-02-03 株式会社ルネサステクノロジ Manufacturing method of semiconductor device
JP4345705B2 (en) * 2005-04-19 2009-10-14 エルピーダメモリ株式会社 Memory module
US20070158807A1 (en) 2005-12-29 2007-07-12 Daoqiang Lu Edge interconnects for die stacking
US7663232B2 (en) * 2006-03-07 2010-02-16 Micron Technology, Inc. Elongated fasteners for securing together electronic components and substrates, semiconductor device assemblies including such fasteners, and accompanying systems
US7952184B2 (en) * 2006-08-31 2011-05-31 Micron Technology, Inc. Distributed semiconductor device methods, apparatus, and systems
US7754532B2 (en) 2006-10-19 2010-07-13 Micron Technology, Inc. High density chip packages, methods of forming, and systems including same

Patent Citations (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20040070063A1 (en) * 1997-04-04 2004-04-15 Elm Technology Corporation Three dimensional structure integrated circuit
US6337513B1 (en) * 1999-11-30 2002-01-08 International Business Machines Corporation Chip packaging system and method using deposited diamond film
US20020025587A1 (en) * 2000-06-27 2002-02-28 Seiko Epson Corporation Semiconductor device and method for manufacturing the same
US20050095733A1 (en) * 2003-09-17 2005-05-05 Priewasser Karl H. Method for generating chip stacks
US20050269665A1 (en) * 2004-06-04 2005-12-08 Cabot Microelectronics Corp. Three dimensional integrated circuits
US20050280160A1 (en) * 2004-06-18 2005-12-22 Kim Soon-Bum Method for manufacturing wafer level chip stack package

Non-Patent Citations (1)

* Cited by examiner, † Cited by third party
Title
See also references of EP2084742A1 *

Cited By (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7952184B2 (en) 2006-08-31 2011-05-31 Micron Technology, Inc. Distributed semiconductor device methods, apparatus, and systems
US8237254B2 (en) 2006-08-31 2012-08-07 Micron Technology, Inc. Distributed semiconductor device methods, apparatus, and systems
US8498171B2 (en) 2006-08-31 2013-07-30 Micron Technology, Inc. Distributed semiconductor device methods, apparatus, and systems
US8729691B2 (en) 2006-08-31 2014-05-20 Micron Technology, Inc. Distributed semiconductor device methods, apparatus, and systems
US8872324B2 (en) 2006-08-31 2014-10-28 Micron Technology, Inc. Distributed semiconductor device methods, apparatus, and systems
US7754532B2 (en) 2006-10-19 2010-07-13 Micron Technology, Inc. High density chip packages, methods of forming, and systems including same
US8470642B2 (en) 2006-10-19 2013-06-25 Micron Technology, Inc. High density chip packages, methods of forming, and systems including same
US8841169B2 (en) 2006-10-19 2014-09-23 Micron Technology, Inc. High density chip packages, methods of forming, and systems including same

Also Published As

Publication number Publication date
CN101553917A (en) 2009-10-07
TWI375316B (en) 2012-10-21
TW200834871A (en) 2008-08-16
US20130288433A1 (en) 2013-10-31
US20100271777A1 (en) 2010-10-28
JP5590293B2 (en) 2014-09-17
US7754532B2 (en) 2010-07-13
KR20090083384A (en) 2009-08-03
US8841169B2 (en) 2014-09-23
US8470642B2 (en) 2013-06-25
WO2008051415A9 (en) 2009-05-22
EP2084742A1 (en) 2009-08-05
JP2010507254A (en) 2010-03-04
KR101524318B1 (en) 2015-05-29
CN101553917B (en) 2012-07-11
US20080096320A1 (en) 2008-04-24

Similar Documents

Publication Publication Date Title
US8841169B2 (en) High density chip packages, methods of forming, and systems including same
US11626372B2 (en) Metal-free frame design for silicon bridges for semiconductor packages
US11676889B2 (en) Guard ring design enabling in-line testing of silicon bridges for semiconductor packages
US7858448B2 (en) Method of forming support structures for semiconductor devices
US7972902B2 (en) Method of manufacturing a wafer including providing electrical conductors isolated from circuitry
US20080009124A1 (en) Method of forming a semiconductor device
US10529693B2 (en) 3D stacked dies with disparate interconnect footprints
US11824002B2 (en) Variable pitch and stack height for high performance interconnects
US11804445B2 (en) Method for forming chip package structure
EP4156260A1 (en) Topological crack stop (tcs) passivation layer
US20230207486A1 (en) Interlayer dielectric stack optimization for wafer bow reduction

Legal Events

Date Code Title Description
WWE Wipo information: entry into national phase

Ref document number: 200780038876.3

Country of ref document: CN

121 Ep: the epo has been informed by wipo that ep was designated in this application

Ref document number: 07839619

Country of ref document: EP

Kind code of ref document: A1

ENP Entry into the national phase

Ref document number: 2009533356

Country of ref document: JP

Kind code of ref document: A

NENP Non-entry into the national phase

Ref country code: DE

WWE Wipo information: entry into national phase

Ref document number: 1020097010238

Country of ref document: KR

Ref document number: 2007839619

Country of ref document: EP