WO2009035858A2 - Imager die package and methods of packaging an imager die on a temporary carrier - Google Patents
Imager die package and methods of packaging an imager die on a temporary carrier Download PDFInfo
- Publication number
- WO2009035858A2 WO2009035858A2 PCT/US2008/074594 US2008074594W WO2009035858A2 WO 2009035858 A2 WO2009035858 A2 WO 2009035858A2 US 2008074594 W US2008074594 W US 2008074594W WO 2009035858 A2 WO2009035858 A2 WO 2009035858A2
- Authority
- WO
- WIPO (PCT)
- Prior art keywords
- imager
- die
- imager die
- dice
- encapsulant
- Prior art date
Links
- 238000000034 method Methods 0.000 title claims abstract description 59
- 238000004806 packaging method and process Methods 0.000 title claims description 16
- 239000000758 substrate Substances 0.000 claims abstract description 42
- 238000004519 manufacturing process Methods 0.000 claims abstract description 32
- 239000008393 encapsulating agent Substances 0.000 claims description 37
- 239000000463 material Substances 0.000 claims description 14
- 230000003287 optical effect Effects 0.000 claims description 13
- 239000000853 adhesive Substances 0.000 claims description 8
- 230000001070 adhesive effect Effects 0.000 claims description 8
- 230000000903 blocking effect Effects 0.000 claims description 5
- 230000000712 assembly Effects 0.000 claims description 4
- 238000000429 assembly Methods 0.000 claims description 4
- 239000012780 transparent material Substances 0.000 claims description 4
- 230000005855 radiation Effects 0.000 claims description 3
- 238000012360 testing method Methods 0.000 claims description 2
- 238000012858 packaging process Methods 0.000 abstract 1
- 239000011521 glass Substances 0.000 description 26
- 239000004065 semiconductor Substances 0.000 description 9
- 238000005538 encapsulation Methods 0.000 description 7
- 238000004377 microelectronic Methods 0.000 description 7
- 238000012545 processing Methods 0.000 description 7
- 239000004020 conductor Substances 0.000 description 6
- 238000000465 moulding Methods 0.000 description 6
- 238000000748 compression moulding Methods 0.000 description 5
- 150000001875 compounds Chemical class 0.000 description 4
- 238000003384 imaging method Methods 0.000 description 4
- 238000004140 cleaning Methods 0.000 description 3
- 238000005520 cutting process Methods 0.000 description 3
- 230000002452 interceptive effect Effects 0.000 description 3
- 230000002093 peripheral effect Effects 0.000 description 3
- 229910000679 solder Inorganic materials 0.000 description 3
- PXHVJJICTQNCMI-UHFFFAOYSA-N Nickel Chemical compound [Ni] PXHVJJICTQNCMI-UHFFFAOYSA-N 0.000 description 2
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 2
- 239000005388 borosilicate glass Substances 0.000 description 2
- 238000011109 contamination Methods 0.000 description 2
- 230000002950 deficient Effects 0.000 description 2
- 238000001746 injection moulding Methods 0.000 description 2
- 238000012986 modification Methods 0.000 description 2
- 230000004048 modification Effects 0.000 description 2
- -1 polyethylene terephthalate Polymers 0.000 description 2
- 229920000139 polyethylene terephthalate Polymers 0.000 description 2
- 239000005020 polyethylene terephthalate Substances 0.000 description 2
- 229920000642 polymer Polymers 0.000 description 2
- 238000003825 pressing Methods 0.000 description 2
- 229910052710 silicon Inorganic materials 0.000 description 2
- 239000010703 silicon Substances 0.000 description 2
- 238000001721 transfer moulding Methods 0.000 description 2
- JBRZTFJDHDCESZ-UHFFFAOYSA-N AsGa Chemical compound [As]#[Ga] JBRZTFJDHDCESZ-UHFFFAOYSA-N 0.000 description 1
- 229910001218 Gallium arsenide Inorganic materials 0.000 description 1
- GPXJNWSHGFTCBW-UHFFFAOYSA-N Indium phosphide Chemical compound [In]#P GPXJNWSHGFTCBW-UHFFFAOYSA-N 0.000 description 1
- 229920000106 Liquid crystal polymer Polymers 0.000 description 1
- 239000004977 Liquid-crystal polymers (LCPs) Substances 0.000 description 1
- 239000004820 Pressure-sensitive adhesive Substances 0.000 description 1
- 239000004809 Teflon Substances 0.000 description 1
- 229920006362 Teflon® Polymers 0.000 description 1
- 230000001464 adherent effect Effects 0.000 description 1
- 238000013459 approach Methods 0.000 description 1
- 230000015572 biosynthetic process Effects 0.000 description 1
- 230000001413 cellular effect Effects 0.000 description 1
- 239000000919 ceramic Substances 0.000 description 1
- 230000000295 complement effect Effects 0.000 description 1
- 238000010276 construction Methods 0.000 description 1
- 239000006059 cover glass Substances 0.000 description 1
- 230000007547 defect Effects 0.000 description 1
- 238000013461 design Methods 0.000 description 1
- 238000001514 detection method Methods 0.000 description 1
- 229910003460 diamond Inorganic materials 0.000 description 1
- 239000010432 diamond Substances 0.000 description 1
- 230000005670 electromagnetic radiation Effects 0.000 description 1
- 238000005516 engineering process Methods 0.000 description 1
- 230000007613 environmental effect Effects 0.000 description 1
- 239000012212 insulator Substances 0.000 description 1
- 229910052751 metal Inorganic materials 0.000 description 1
- 239000002184 metal Substances 0.000 description 1
- 229910044991 metal oxide Inorganic materials 0.000 description 1
- 150000004706 metal oxides Chemical class 0.000 description 1
- 229910052759 nickel Inorganic materials 0.000 description 1
- 239000005022 packaging material Substances 0.000 description 1
- 230000035515 penetration Effects 0.000 description 1
- 229920001343 polytetrafluoroethylene Polymers 0.000 description 1
- 239000004810 polytetrafluoroethylene Substances 0.000 description 1
- 229910052594 sapphire Inorganic materials 0.000 description 1
- 239000010980 sapphire Substances 0.000 description 1
- 238000000926 separation method Methods 0.000 description 1
- 239000002002 slurry Substances 0.000 description 1
- 239000007787 solid Substances 0.000 description 1
- 230000006641 stabilisation Effects 0.000 description 1
- 238000011105 stabilization Methods 0.000 description 1
- 239000000126 substance Substances 0.000 description 1
- BFKJFAAPBSQJPD-UHFFFAOYSA-N tetrafluoroethene Chemical compound FC(F)=C(F)F BFKJFAAPBSQJPD-UHFFFAOYSA-N 0.000 description 1
- 229920001169 thermoplastic Polymers 0.000 description 1
- 229920001187 thermosetting polymer Polymers 0.000 description 1
- 239000004416 thermosoftening plastic Substances 0.000 description 1
- 239000002699 waste material Substances 0.000 description 1
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/14—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation
- H01L27/144—Devices controlled by radiation
- H01L27/146—Imager structures
- H01L27/14601—Structural or functional details thereof
- H01L27/14618—Containers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
- H01L21/50—Assembly of semiconductor devices using processes or apparatus not provided for in a single one of the subgroups H01L21/06 - H01L21/326, e.g. sealing of a cap to a base of a container
- H01L21/56—Encapsulations, e.g. encapsulation layers, coatings
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/14—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation
- H01L27/144—Devices controlled by radiation
- H01L27/146—Imager structures
- H01L27/14601—Structural or functional details thereof
- H01L27/14632—Wafer-level processed structures
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/14—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation
- H01L27/144—Devices controlled by radiation
- H01L27/146—Imager structures
- H01L27/14683—Processes or apparatus peculiar to the manufacture or treatment of these devices or parts thereof
- H01L27/14687—Wafer level processing
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/14—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation
- H01L27/144—Devices controlled by radiation
- H01L27/146—Imager structures
- H01L27/14601—Structural or functional details thereof
- H01L27/14625—Optical elements or arrangements associated with the device
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/14—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation
- H01L27/144—Devices controlled by radiation
- H01L27/146—Imager structures
- H01L27/14601—Structural or functional details thereof
- H01L27/14625—Optical elements or arrangements associated with the device
- H01L27/14627—Microlenses
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/14—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation
- H01L27/144—Devices controlled by radiation
- H01L27/146—Imager structures
- H01L27/14601—Structural or functional details thereof
- H01L27/14634—Assemblies, i.e. Hybrid structures
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/14—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation
- H01L27/144—Devices controlled by radiation
- H01L27/146—Imager structures
- H01L27/14601—Structural or functional details thereof
- H01L27/14636—Interconnect structures
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/14—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation
- H01L27/144—Devices controlled by radiation
- H01L27/146—Imager structures
- H01L27/14683—Processes or apparatus peculiar to the manufacture or treatment of these devices or parts thereof
- H01L27/14685—Process for coatings or optical elements
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/14—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation
- H01L27/144—Devices controlled by radiation
- H01L27/146—Imager structures
- H01L27/14683—Processes or apparatus peculiar to the manufacture or treatment of these devices or parts thereof
- H01L27/1469—Assemblies, i.e. hybrid integration
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L31/00—Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
- H01L31/02—Details
- H01L31/0203—Containers; Encapsulations, e.g. encapsulation of photodiodes
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L31/00—Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
- H01L31/02—Details
- H01L31/0232—Optical elements or arrangements associated with the device
Definitions
- Embodiments of the present invention relate generally to packaging of optically interactive microelectronic devices. More specifically, embodiments of the present invention relate to an imager die package sealed within an encapsulant and to methods of packaging an imager die.
- Microelectronic imagers are well known to those having skill in the electronics/photonics art, as they are used in digital cameras, wireless devices with picture capabilities, and many other applications.
- Cellular telephones and Personal Digital Assistants (PDAs) for example, are incorporating microelectronic imagers for capturing and sending pictures.
- PDAs Personal Digital Assistants
- the growth rate of microelectronic imagers has been steadily increasing as they become smaller and produce better images with higher pixel counts.
- Microelectronic imagers include image sensors that use Charged Coupled Device (CCD) systems, Complementary Metal-Oxide Semiconductor (CMOS) systems, or other solid state systems.
- CCD image sensors have been widely used in digital cameras and other applications.
- CMOS image sensors are quickly becoming very popular because they have low production costs, high yields, and small sizes.
- CMOS image sensors, as well as CCD image sensors are accordingly "packaged" to protect the delicate components and to provide external electrical contacts.
- Optically interactive microelectronic devices require packaging that provides protection from other environmental conditions while allowing light or other forms of radiation to pass through to a surface where sensing circuitry is located.
- One problem with conventional packaging techniques of microelectronic devices is that the final packages produced allow for the exposure of the image sensor to amounts of unwanted peripheral light.
- FIG. 1 is a top view of a semiconductor imager wafer having an array of multiple discrete imager die attached thereon, according to an embodiment of the invention
- FIG. 2 is a cross-sectional view of an imager wafer according to an embodiment of the invention.
- FIGS. 3(a) and (b) are cross-sectional views of an imager wafer with an attached glass layer according to an embodiment of the invention:
- FIG. 3(c) is a cross-sectional view of an imager wafer with an attached lens-carrying substrate according to other embodiments of the invention
- FIG. 4 is a cross-sectional view of an imager wafer with an attached glass layer after a dicing operation according to an embodiment of the invention
- FIG. 5 is a cross-sectional view of a reconstructed wafer including a plurality of imager die attached to a temporary carrier according to an embodiment of the invention
- FIG. 5(a) is a cross-sectional view of a reconstructed wafer, including a plurality of imager die on a temporary carrier, positioned within a cavity of a mold according to embodiments of the present invention
- FIG. 6 is a cross-sectional view of a reconstructed wafer including a plurality of encapsulated imager die in accordance with an embodiment of the invention
- FIG. 7 is a cross-sectional view of a plurality of singulated imager die packages in accordance with an embodiment of the invention.
- FIGS. 8(a) and (b) are cross-sectional views of an imager die package in accordance with an embodiment of the invention.
- FIG. 9 is a cross-sectional view of a plurality of lenses according to an embodiment of the invention.
- FIG. 10 is a cross-sectional view of a plurality of lenses attached to an imager wafer in accordance with an embodiment of the invention;
- FIG. 11 is a cross-sectional view of an imager die with at least one lens attached thereto according to an embodiment of the invention.
- FIG. 12 is a cross-sectional view of a plurality of imager die attached to a temporary carrier in accordance with an embodiment of the invention.
- FIG. 13 is a cross-sectional view of a reconstructed wafer including a plurality of encapsulated imager die according to an embodiment of the invention.
- FIG. 14 is a cross-sectional view of a final imager die package in accordance with an embodiment of the invention.
- FIG. 15 is an illustration of a system including an imager die package according to an embodiment of the invention.
- Embodiments of the invention include methods for packaging imager die and imager die packages.
- An imager die packaging method may utilize a temporary carrier during an encapsulation process.
- the carrier may include a high temperature compatible film frame tape and an ultraviolet-releasable adhesive.
- An embodiment of the invention includes a method of packaging an imager die.
- the method includes cutting through a thickness of a fabrication substrate between adjacent imager die carried by the fabrication substrate to form a plurality of individual imager die.
- the method further includes securing a plurality of known good die characterized from the plurality of individual imager die to a temporary carrier and at least partially encapsulating the plurality of known good die on the temporary carrier to reconstruct a wafer.
- the method also includes singulating the at least partially encapsulated plurality of known good die from the wafer.
- a temporary carrier includes an ultraviolet-sensitive adhesive on a surface of a film formed from a material configured to withstand relatively high process temperatures, (e.g.. temperatures of about 9O 0 C or greater).
- Another embodiment of the invention includes an imager die package comprising a fabrication substrate having an active surface and a back side with an imager die having an image sensor formed on the active surface.
- the package further includes at least one conductive interconnect extending from the active surface to the back side of the fabrication substrate.
- the package may comprise an encapsulant formed at least partially around the fabrication substrate including the imager die.
- the invention includes an electronic system comprising a processor-based device operably coupled to an imager die package according to an embodiment of the invention.
- Another embodiment of the invention includes a known good die wafer comprising a plurality of known good imager die.
- Each known good die is fabricated on an active surface of one fabrication substrate of a plurality and a back side of each fabrication substrate includes circuit traces thereon.
- the known good die wafer further includes a first plurality of discrete conductive elements respectively formed on the circuit traces and an encapsulant at least partially formed around each known good imager die of the plurality.
- FIGS. 1-8 The fabrication of an imager die package according to an embodiment of the present invention is illustrated by FIGS. 1-8.
- a semiconductor wafer 110 is illustrated at a preliminary processing stage.
- the wafer construction is subdivided into a plurality of die regions 218 which are separated from one another, and bounded, by streets 142.
- Each of the die regions 218 is, conventionally, processed identically to form a plurality of identical die.
- Each die region 218 includes an active surface 111 having an image sensitive area 112 that comprises sensing circuitry reactive to light or other forms of radiation.
- FIG. 2 illustrates a cross-sectional view of a through wafer interconnect (TWI) wafer 216 taken along line 2 of FIG. 1.
- TWI through wafer interconnect
- the term "through wafer interconnect” may be used herein to describe a substrate having vias extending therethrough and lined or filled with conductive material for forming interconnects for connecting circuitry on one side of a portion of the substrate to circuitry on the other side thereof, or to external circuitry.
- TWI wafer 216 includes a first surface 210 and a second surface 212.
- TWI wafer 216 may comprise a fabrication substrate 232 having a plurality of die regions 218 formed on an active surface thereof, and each die region 218 may comprise imager die 226.
- Imager die 226 may each comprise an image sensor 225, such as, but not limited to, a CMOS imager.
- fabrication substrate 232 may comprise a full or partial wafer of semiconductive material (e.g., silicon, gallium arsenide, indium phosphide, etc.), a silicon-on-insulator (SOI) type substrate (e.g.. silicon-on-ceramic (SOC), silicon-on-glass (SOG), silicon-on-sapphire (SOS), etc.). or any other bulk or large-scale substrate upon which a plurality of semiconductor device components may be fabricated.
- SOI silicon-on-insulator
- SOC silicon-on-ceramic
- SOG silicon-on-glass
- SOS silicon-on-sapphire
- TWI wafer 216 may include a plurality of standoffs 242 secured to fabrication substrate 232 and comprising of. for example, a photopolymerized material. Standoffs 242 may be configured to provide spacing between imager die 226 and a subsequently attached layer, such as a cover glass or a lens. TWJ wafer 216 may also comprise at least one conductive interconnect 236 located between adjacent die and extending from the active surface 234 to a back side 235 of fabrication substrate 232 and in contact with a redistribution layer (RDL). RDL may be in the form of conductive traces 238 formed at the second surface 212 of TWI wafer 216.
- RDL redistribution layer
- TWI wafer 216 may comprise a first plurality of discrete conductive elements 240 conventionally formed or disposed on and respectively in contact with conductive traces 238.
- first plurality of discrete conductive elements 240 may comprise solder balls, or bumps, studs, pillars or columns formed or covered with a conductive material, or formed of a conductor-filled material.
- solder balls, or bumps, studs, pillars or columns formed or covered with a conductive material, or formed of a conductor-filled material may be used in the present invention.
- FIG. 3(a) illustrates an embodiment of a TWI wafer 216 with a glass layer 310 or sheet of another suitable transparent material attached.
- Glass layer 310 may be of a size sufficient to cover the array of imager die active surfaces 111 (see FIG. 1) and is attached to and peripherally supported about each die region 218 by the plurality of standoffs 242.
- Glass layer 310 may be formed of an at least partially optically transparent material such as borosilicate glass (BSG). Other types of glass which allow the passage of a desired range of wavelengths of light or other forms of electromagnetic radiation may also be used.
- Glass layer 310 may comprise cuts 312 in the form of notches that may be formed before or after glass layer 310 is attached to TWI wafer 216.
- cuts 312 are configured to minimize the peripheral light received by image sensor 225 and, therefore, increase the quality of image sensor 225.
- Cuts 312 may be formed by a scoring blade (not shown) wherein the groove depth of cuts 312 may depend on the size of the scoring blade and the depth of penetration of the scoring blade into glass layer 310. Additionally. the angle at which cuts 312 are formed in glass layer 310 may depend, in part, on the shape of the scoring blade.
- the shape of cuts 312 is not limited to a cut having angled or beveled edges, as depicted but, rather, cuts 312 may have a generally square or rectangular shape, as illustrated in FIG 3(b).
- standoffs 242 may be configured to withstand some compressive force as applied by the scoring blade.
- a substrate 310' formed from glass or another suitable transparent material that carries a plurality of lenses 311 ' or other optical elements may be positioned over TWI wafer 216, as shown in FIG. 3(c).
- Each lens 31 1 ' is aligned over an image sensor 225 of a die region 218.
- additional standoffs 242' may be formed or positioned around each lens 311 ' to facilitate further processing in accordance with teachings of the present invention (e.g., prevent encapsulant from contacting each lens 311'.
- glass layer 310 (or lens 311 '-bearing glass substrate 310') to the plurality of standoffs 242, glass layer 310, standoffs 242, and fabrication substrate 232 may be cut by way of a dicing operation carried out to form a plurality of individualized imager die regions 218 (See FIG. 4).
- Cutting of glass layer 310 may be accomplished, in some embodiments, using a resinoid blade saw.
- Cutting of fabrication substrate 232 may be accomplished, in a more specific embodiment, using a diamond plated nickel saw.
- fabrication substrate 232, standoffs 242 and glass layer 310 may be cut by a "stealth" dicing process wherein the fabrication substrate 232, standoffs 242 and glass layer 310 are weakened at an internal region by one or more lasers and thereafter the glass layer 310, standoffs 242 and fabrication substrate 232 are stretched and broken at the weakened internal region.
- the stealth dicing process is developed by Hamamatsu Photonics K. K.. Shizuoka. Japan.
- An alternative dicing process may be effected using a water-jet-guided laser available from Synova S. A., Lausanne, Switzerland.
- the imager singulation process may be achieved by a jet singulation system wherein a jet stream of an abrasive slurry is used to singulate component parts.
- the jet singulation system may be made by Towa Intercon Technology, Inc., of Morgan Hill, California.
- individual imager die Prior to or after the dicing operation is completed, individual imager die may be tested to ascertain which of the imager die are operational and meet qualitative performance standards and are thus deemed "good," and which are defective.
- the imager die that are good can be considered to be "known good die” (KGD).
- the KGD may be placed on a temporary carrier 410 (See FIG. 5).
- FIG. 5 illustrates KGD 510 populated on a temporary carrier 410.
- temporary carrier 410 comprises a film frame tape or a glass carrier.
- Temporary carrier 410 may comprise a high temperature compatible polyethylene terephthalate (PET) material that may withstand relatively high process temperatures (i.e., temperatures above about 90 0 C).
- PET polyethylene terephthalate
- temporary carrier 410 may comprise a pressure sensitive adhesive.
- temporary carrier 410 may comprise an ultraviolet-sensitive adhesive which loses adhesive strength when irradiated with a select wavelength of light, normally UV light. Use of an ultraviolet-type tape may be desirable since, when irradiated, it loses its adherent properties and thus reduces stress on the dice during a subsequent pick-and-place operation.
- Ultraviolet sensitive tapes are commercially available from Furukawa Electric Company, Ltd. of Japan.
- KGD 510 are placed facedown on temporary carrier 410, and, therefore.
- FIG. 5 is shown inverted relative to FIGS. 2-4.
- KGD 510 may be positioned on temporary carrier 410 to provide for a desired gap width 450 and. thereafter.
- KGD 510 may be encapsulated with an encapsulant 512 to form wafer 610.
- Encapsulant 512 may comprise any conventional compound known for use in encapsulating semiconductor chips that exhibits low moisture uptake and good dimensional stability.
- Encapsulant 512 may also be selected to have a coefficient of thermal expansion (CTE) that is compatible with those of substrate 232 and KGD 510.
- CTE coefficient of thermal expansion
- encapsulation of KGD 510 may be effected by a molding process or a dam and fill process.
- Molding processes known in the art may include injection molding. transfer molding, and compression molding.
- Injection molding is a process wherein an encapsulant is injected at high pressure into a mold cavity containing the device to be encapsulated.
- a compression molding process may include placing an encapsulant into a mold cavity containing the device to be encapsulated and thereafter applying pressure and heat.
- Transfer molding differs from compression molding in that instead of applying pressure to the pre-placed compound, the encapsulant material is preheated and then transferred into a molding cavity under pressure, containing the device to be encapsulated.
- Dam and fill is a two-step process wherein a dam is dispensed around a device within a cavity and, thereafter. the cavity may be filled with an encapsulant to encapsulate the device.
- encapsulant 512 contemplated for use in the present invention include, but are not limited to, thermoset and thermoplastic curable compounds such as silicon-filled polymers or liquid crystal polymers.
- a surface of a mold cavity may be configured to receive portions of discrete conductive elements 240 that protrude from each KGD 510 to prevent encapsulant from completely covering the discrete conductive elements 240.
- discrete conductive elements 240 may be partially received by a compressible, conformable element 522 (e.g., a polytetrafluoroethylene film, such as the material sold under the trademark TEFLON ® by E.I. duPont Nemours & Co. of Wilmington, Delaware) that lines at least a portion of a surface of a mold cavity 550.
- a compressible, conformable element 522 e.g., a polytetrafluoroethylene film, such as the material sold under the trademark TEFLON ® by E.I. duPont Nemours & Co. of Wilmington, Delaware
- portions of discrete conductive elements 240 that protrude from each KGD 510 within mold cavity 550 are received by compressible, conformable element 552, shielding the received portions of discrete conductive elements 240 from encapsulant 512 as encapsulant 512 is introduced into mold cavity 550. Therefore, upon completion of the mold process and removal of the resulting wafer 610 from mold cavity 550, portions of discrete conductive elements 240 may protrude from an outer surface of encapsulant 512.
- the distance that discrete conductive elements 240 protrude from the outer surface of the encapsulant may be defined by a depth that discrete conductive elements 240 are received and, thus, in embodiments where a compressible, conformable element 552 is used, by a thickness of compressible, conformable element 552.
- a mold cavity is not configured to receive discrete conductive elements 240, as well as in embodiments where dam and fill or other encapsulation processes are used, it may be necessary to expose conductive elements 240 through encapsulant 512.
- wafer 610 may be subjected to appropriate processing to form a substantially planarized surface 612 extending across the first plurality of discrete conductive elements 240 and encapsulant 512.
- the processing may further provide for the at least partial exposure of the first plurality of discrete conductive elements 240.
- the formation of the substantially planarized surface 612 can be accomplished with any suitable method, and may be accomplished by back grinding or another mechanical planarization process such as chemical mechanical planarization (CMP). Appropriate control of the planarization process may be required to prevent the smearing of any conductive material of the first plurality of discrete conductive elements 240, which may result in shorting of one conductive element 240 to an adjacent one.
- CMP chemical mechanical planarization
- a second plurality of discrete conductive elements 620 may be formed or disposed on, and bonded to, the first plurality of discrete conductive elements 240.
- the second plurality of discrete conductive elements 620 may provide for subsequent attachment to a carrier substrate or other higher-level circuit assembly, as shown in FIG. 6.
- FIG. 6 also depicts removal of wafer 610 from temporary carrier 410. Cleaning of adhesive from wafer 610 may be required after separation of wafer 610 from temporary carrier 410. Cleaning methods known in the art, such as. a plasma cleaning technique, may be effected.
- wafer 610 may then be placed on a dicing tape 710 and singulated by performing a dicing operation through encapsulant 512 and, therefore, resulting in a final packaged die 810/810", as shown in FIGS. 8(a) and (b).
- Final packaged die 810/810" provide for. as a result of cuts 312 (see FIGS. 3(a) and (b)), regions 822 that extend laterally over non-imaging regions on the active surface of the final packaged die 810/810".
- These laterally extending regions 822 of encapsulant, or packaging material prevent at least some unwanted, or stray, light from reaching the image sensor 225 and are, therefore, also referred to herein as "lateral light blocking elements.
- Imager die packages may be formed in a manner similar to that of that described above, except the imager die are not covered with a glass layer. Instead, "known good lenses' * (KGL) are identified or qualified, and are subsequently placed over known good imager die. KGD, comprising known good imagers with KGL assembled therewith may then be placed on a temporary carrier, with standoffs that completely circumscribe the periphery of each image sensor 225 contacting the temporary carrier. These assemblies may then be encapsulated by molding or dam and fill processes and, thereafter, singulated to form final die packages.
- KGL known good lenses' *
- FIG. 9 illustrates a plurality of lenses 900A-E formed from a glass substrate 904. Lenses 900A-E may be individually qualified by methods known in the art to ascertain known good lenses. After testing, a dicing operation may be performed along dicing lines 902 resulting in a plurality of individual lenses. As shown in FIG. 10, a plurality of known good lenses 900' may thereafter be individually placed over a plurality of known good imager die 910 located on a TWI wafer 960. As described above in reference to FIGS. 1-8 and TWI wafer 216. TWI wafer 960, as illustrated in FIGS.
- 10-14 may comprise a fabrication substrate 908 and at least one conductive interconnect 236' located between adjacent image die 910 and extending from active surface 912 to a back side 913 of fabrication substrate 908 and in contact with an RDL.
- the RDL may be in the form of conductive traces 238' formed on the second surface 212' of TWI wafer 960.
- TWI wafer 960 may also comprise a first plurality of discrete conductive elements 240' formed on and in contact with conductive traces 238'.
- the plurality of known good lenses 900' may be respectively peripherally supported on and attached to a plurality of standoffs 242 located on the active surface 912 of fabrication substrate 908. wherein at least one known good lens 900' may be placed over one known good imager die 910.
- Standoffs 242/242' may be configured to provide support for attached known good lenses 900' and to provide a selected vertical spacing between stacked known good lenses 9007900" or between known good lenses 900' and TWI wafer 960. Standoffs 242' may also be configured to seal against a temporary earner 410 and to prevent encapsulant from contacting known good lenses 9007900". Implementing the configuration described in FIGS. 9 and 10 may improve the yield of an imager die package by ensuring bad lenses are not placed over good imagers and, therefore, decrease the amount of wasted material and component parts. Furthermore, this configuration may ensure that good lenses are not placed over bad imagers.
- KGD 510' may include at least one additional known good lens 900" and corresponding standoffs 242" (shown by dashed lines) stacked over known good lens 900' in order to achieve a desired focus onto imager die 910.
- KGD 510' may be placed face-down on a temporary carrier 410', such as a film frame tape or glass carrier, with standoffs 242' positioned against and secured to temporary carrier 410' to prevent encapsulant from contacting known good lenses 9007900".
- KGD 510' are shown inverted relative to FIGS. 10 and 11.
- KGD 510' may be encapsulated with encapsulant 512', thus resulting in reconstructed wafer 930, as illustrated in FIG. 13.
- encapsulant 512' may comprise any conventional compound known for use in encapsulating semiconductors. Encapsulation processes may include a molding or dam and fill process as known in the art.
- reconstructed wafer 930 may be subjected to appropriate processing to form a substantially planarized surface 950 extending across first set of discrete conductive elements 240' and encapsulant 512'.
- the processing may further provide for the at least partial exposure of the first plurality of discrete conductive elements 240'.
- a second plurality of discrete conductive elements 620' such as balls, bumps, columns, or pins of conductive material (e.g., solder, another metal, a conductor-filled polymer, etc.), may be bonded to the first plurality of discrete conductive elements 240'.
- the second plurality of discrete conductive elements 620' provides for subsequent attachment to a carrier substrate or other higher-level circuit assembly.
- one discrete element of the second plurality may be operably coupled to one discrete element of the first plurality.
- at least a portion of the first plurality of discrete conductive elements 240' may remain exposed during a compression molding process and, therefore, neither a planarizing process nor a second plurality of discrete conductive elements may be required.
- FIG. 15 A processor based system 1060 which includes an imager die package 810/8107810" in accordance with an embodiment of the present invention is illustrated in FIG. 15.
- a system 1060 may include a computer system, camera system, scanner, machine vision system, vehicle na ⁇ igation system, video phone, surveillance system, auto focus system, star tracker system, motion detection system, image stabilization system, each of which may be configured to utilize an embodiment of the present invention.
- a processor based system 1060 such as a computer system, for example, generally comprises a central processing unit (CPU) 962, for example, a microprocessor that may communicate with and input/output (I/O) device 964 over a bus 966.
- the imager die package 810/8107810" may also communicate with the system 1060 over bus 966.
- the system 1060 also includes random access memory (RAM) 968, and. in the case of a computer system, may include peripheral devices such as a floppy disk drive 970 and a compact disk (CD) ROM drive 972 which also communicate with CPU 962 over bus 966.
- CPU 962, imager die package 810/8107810" and memory 968 may be integrated on a single IC chip.
Abstract
Methods for fabricating an imager die package and resulting die packages are disclosed. An imager die packaging process may include dicing through a fabrication substrate comprising a plurality of imager die. Thereafter, known good die (KGD) qualified from the imager die are repopulated, face down on a high temperature-compatible temporary carrier, the KGD on the temporary carrier are encapsulated and thereafter removed as a reconstructed wafer from the temporary carrier. Furthermore, a first plurality of discrete conductive elements on a back side of the reconstructed wafer may be partially exposed and, optionally, a second plurality of discrete conductive elements may be applied to the first plurality of discrete conductive elements. The encapsulated KGD are then singulated.
Description
IMAGER DIE PACKAGE AND METHODS OF PACKAGING AN IMAGER DIE ON A TEMPORARY CARRIER
PRIORITY CLAIM This application claims the benefit of the filing date of United States Patent
Application Serial No. 11/851.787, filed September 7, 2007, titled "Imager Die Package and Methods of Packaging an Imager Die on a Temporary Carrier."
TECHNICAL FIELD Embodiments of the present invention relate generally to packaging of optically interactive microelectronic devices. More specifically, embodiments of the present invention relate to an imager die package sealed within an encapsulant and to methods of packaging an imager die.
BACKGROUND
Microelectronic imagers are well known to those having skill in the electronics/photonics art, as they are used in digital cameras, wireless devices with picture capabilities, and many other applications. Cellular telephones and Personal Digital Assistants (PDAs), for example, are incorporating microelectronic imagers for capturing and sending pictures. The growth rate of microelectronic imagers has been steadily increasing as they become smaller and produce better images with higher pixel counts.
Microelectronic imagers include image sensors that use Charged Coupled Device (CCD) systems, Complementary Metal-Oxide Semiconductor (CMOS) systems, or other solid state systems. CCD image sensors have been widely used in digital cameras and other applications. CMOS image sensors are quickly becoming very popular because they have low production costs, high yields, and small sizes. CMOS image sensors, as well as CCD image sensors, are accordingly "packaged" to protect the delicate components and to provide external electrical contacts. Optically interactive microelectronic devices require packaging that provides protection from other environmental conditions while allowing light or other forms of radiation to pass through to a surface where sensing circuitry is located. One problem with conventional packaging techniques of microelectronic devices is that
the final packages produced allow for the exposure of the image sensor to amounts of unwanted peripheral light.
Furthermore, the materials and structures involved in conventional semiconductor packaging techniques require fabrication processes that can be time consuming and require several precision assembly steps. Each assembly step increases the opportunity for contamination or damage to the imaging device itself, raising defect levels and slowing production time to avoid such damage and contamination. Additionally, if the package design or fabrication approach necessitates that all of the imager die located on a wafer be packaged regardless of whether a significant number of die are defective, a substantial waste of material results. Due to the extremely cost-competitive nature of the semiconductor industry, improvements in product yield and production time are of value, especially when considered in terms of the high volume of components being manufactured.
There is a need for methods to both improve the quality, and decrease the cost, of an imaging device. Specifically, there is a need for providing a method that enables low-cost, high volume encapsulated packaging of imager die while providing a high quality imaging device.
BRIEF DESCRIPTION OF THE DRAWINGS In the drawings:
FIG. 1 is a top view of a semiconductor imager wafer having an array of multiple discrete imager die attached thereon, according to an embodiment of the invention;
FIG. 2 is a cross-sectional view of an imager wafer according to an embodiment of the invention;
FIGS. 3(a) and (b) are cross-sectional views of an imager wafer with an attached glass layer according to an embodiment of the invention:
FIG. 3(c) is a cross-sectional view of an imager wafer with an attached lens-carrying substrate according to other embodiments of the invention; FIG. 4 is a cross-sectional view of an imager wafer with an attached glass layer after a dicing operation according to an embodiment of the invention:
FIG. 5 is a cross-sectional view of a reconstructed wafer including a plurality of imager die attached to a temporary carrier according to an embodiment of the invention;
FIG. 5(a) is a cross-sectional view of a reconstructed wafer, including a plurality of imager die on a temporary carrier, positioned within a cavity of a mold according to embodiments of the present invention;
FIG. 6 is a cross-sectional view of a reconstructed wafer including a plurality of encapsulated imager die in accordance with an embodiment of the invention;
FIG. 7 is a cross-sectional view of a plurality of singulated imager die packages in accordance with an embodiment of the invention;
FIGS. 8(a) and (b) are cross-sectional views of an imager die package in accordance with an embodiment of the invention;
FIG. 9 is a cross-sectional view of a plurality of lenses according to an embodiment of the invention; FIG. 10 is a cross-sectional view of a plurality of lenses attached to an imager wafer in accordance with an embodiment of the invention;
FIG. 11 is a cross-sectional view of an imager die with at least one lens attached thereto according to an embodiment of the invention;
FIG. 12 is a cross-sectional view of a plurality of imager die attached to a temporary carrier in accordance with an embodiment of the invention;
FIG. 13 is a cross-sectional view of a reconstructed wafer including a plurality of encapsulated imager die according to an embodiment of the invention;
FIG. 14 is a cross-sectional view of a final imager die package in accordance with an embodiment of the invention; and FIG. 15 is an illustration of a system including an imager die package according to an embodiment of the invention.
MODE(S) FOR CARRYING OUT THE INVENTION Embodiments of the invention include methods for packaging imager die and imager die packages. An imager die packaging method may utilize a temporary carrier during an encapsulation process. In a specific embodiment, the carrier may
include a high temperature compatible film frame tape and an ultraviolet-releasable adhesive.
An embodiment of the invention includes a method of packaging an imager die. The method includes cutting through a thickness of a fabrication substrate between adjacent imager die carried by the fabrication substrate to form a plurality of individual imager die. The method further includes securing a plurality of known good die characterized from the plurality of individual imager die to a temporary carrier and at least partially encapsulating the plurality of known good die on the temporary carrier to reconstruct a wafer. The method also includes singulating the at least partially encapsulated plurality of known good die from the wafer. In a particular embodiment, a temporary carrier includes an ultraviolet-sensitive adhesive on a surface of a film formed from a material configured to withstand relatively high process temperatures, (e.g.. temperatures of about 9O0C or greater).
Another embodiment of the invention includes an imager die package comprising a fabrication substrate having an active surface and a back side with an imager die having an image sensor formed on the active surface. The package further includes at least one conductive interconnect extending from the active surface to the back side of the fabrication substrate. Furthermore, the package may comprise an encapsulant formed at least partially around the fabrication substrate including the imager die.
According to yet another embodiment, the invention includes an electronic system comprising a processor-based device operably coupled to an imager die package according to an embodiment of the invention.
Another embodiment of the invention includes a known good die wafer comprising a plurality of known good imager die. Each known good die is fabricated on an active surface of one fabrication substrate of a plurality and a back side of each fabrication substrate includes circuit traces thereon. The known good die wafer further includes a first plurality of discrete conductive elements respectively formed on the circuit traces and an encapsulant at least partially formed around each known good imager die of the plurality.
Referring in general to the accompanying drawings, various aspects of the present invention are illustrated to show the structure and methods of packaging an
imager die. Common elements of the illustrated embodiments are designated with like numerals. It should be understood that the figures presented are not meant to be illustrative of actual views of any particular portion of the actual device structure, but are merely schematic representations which are employed to more clearly and fully depict the invention. It should be further understood that while depicted and described in the context of an image sensor, the package embodiments and methods presented herein would work well for enclosing other types of optically interactive devices, such as, but not limited to, CCD and CMOS image sensors, electrically erasable programmable read-only memory (EPROM), and photodiodes, as well as light-emitting devices including semiconductor lasers and light-emitting diodes.
The fabrication of an imager die package according to an embodiment of the present invention is illustrated by FIGS. 1-8. Referring to FIG. 1, a semiconductor wafer 110 is illustrated at a preliminary processing stage. The wafer construction is subdivided into a plurality of die regions 218 which are separated from one another, and bounded, by streets 142. Each of the die regions 218 is, conventionally, processed identically to form a plurality of identical die. Each die region 218 includes an active surface 111 having an image sensitive area 112 that comprises sensing circuitry reactive to light or other forms of radiation.
FIG. 2 illustrates a cross-sectional view of a through wafer interconnect (TWI) wafer 216 taken along line 2 of FIG. 1. The term "through wafer interconnect" may be used herein to describe a substrate having vias extending therethrough and lined or filled with conductive material for forming interconnects for connecting circuitry on one side of a portion of the substrate to circuitry on the other side thereof, or to external circuitry. TWI wafer 216 includes a first surface 210 and a second surface 212. TWI wafer 216 may comprise a fabrication substrate 232 having a plurality of die regions 218 formed on an active surface thereof, and each die region 218 may comprise imager die 226. Imager die 226 may each comprise an image sensor 225, such as, but not limited to, a CMOS imager. By way of example only, fabrication substrate 232 may comprise a full or partial wafer of semiconductive material (e.g., silicon, gallium arsenide, indium phosphide, etc.), a silicon-on-insulator (SOI) type substrate (e.g.. silicon-on-ceramic (SOC), silicon-on-glass (SOG), silicon-on-sapphire (SOS), etc.).
or any other bulk or large-scale substrate upon which a plurality of semiconductor device components may be fabricated.
TWI wafer 216 may include a plurality of standoffs 242 secured to fabrication substrate 232 and comprising of. for example, a photopolymerized material. Standoffs 242 may be configured to provide spacing between imager die 226 and a subsequently attached layer, such as a cover glass or a lens. TWJ wafer 216 may also comprise at least one conductive interconnect 236 located between adjacent die and extending from the active surface 234 to a back side 235 of fabrication substrate 232 and in contact with a redistribution layer (RDL). RDL may be in the form of conductive traces 238 formed at the second surface 212 of TWI wafer 216. In addition, TWI wafer 216 may comprise a first plurality of discrete conductive elements 240 conventionally formed or disposed on and respectively in contact with conductive traces 238. For example only, and not by way of limitation, first plurality of discrete conductive elements 240 may comprise solder balls, or bumps, studs, pillars or columns formed or covered with a conductive material, or formed of a conductor-filled material. The above description represents only one example of a TWI wafer and any other configurations known in the art are within the scope of the present invention.
FIG. 3(a) illustrates an embodiment of a TWI wafer 216 with a glass layer 310 or sheet of another suitable transparent material attached. Glass layer 310 may be of a size sufficient to cover the array of imager die active surfaces 111 (see FIG. 1) and is attached to and peripherally supported about each die region 218 by the plurality of standoffs 242. Glass layer 310 may be formed of an at least partially optically transparent material such as borosilicate glass (BSG). Other types of glass which allow the passage of a desired range of wavelengths of light or other forms of electromagnetic radiation may also be used. Glass layer 310 may comprise cuts 312 in the form of notches that may be formed before or after glass layer 310 is attached to TWI wafer 216. As described in more detail below, cuts 312 are configured to minimize the peripheral light received by image sensor 225 and, therefore, increase the quality of image sensor 225. Cuts 312 may be formed by a scoring blade (not shown) wherein the groove depth of cuts 312 may depend on the size of the scoring blade and the depth of penetration of the scoring blade into glass layer 310.
Additionally. the angle at which cuts 312 are formed in glass layer 310 may depend, in part, on the shape of the scoring blade. The shape of cuts 312 is not limited to a cut having angled or beveled edges, as depicted but, rather, cuts 312 may have a generally square or rectangular shape, as illustrated in FIG 3(b). In the event the cuts 312 are formed after glass layer 310 has been attached to wafer 110, standoffs 242 may be configured to withstand some compressive force as applied by the scoring blade.
In other embodiments, instead of a glass layer 310, a substrate 310' formed from glass or another suitable transparent material that carries a plurality of lenses 311 ' or other optical elements may be positioned over TWI wafer 216, as shown in FIG. 3(c). Each lens 31 1 ' is aligned over an image sensor 225 of a die region 218. In embodiments where lenses 311 ' protrude from an outer surface of glass substrate 310', additional standoffs 242' may be formed or positioned around each lens 311 ' to facilitate further processing in accordance with teachings of the present invention (e.g., prevent encapsulant from contacting each lens 311'.
Subsequent to attaching glass layer 310 (or lens 311 '-bearing glass substrate 310') to the plurality of standoffs 242, glass layer 310, standoffs 242, and fabrication substrate 232 may be cut by way of a dicing operation carried out to form a plurality of individualized imager die regions 218 (See FIG. 4). Cutting of glass layer 310 may be accomplished, in some embodiments, using a resinoid blade saw. Cutting of fabrication substrate 232 may be accomplished, in a more specific embodiment, using a diamond plated nickel saw. In another embodiment of the present invention, fabrication substrate 232, standoffs 242 and glass layer 310 may be cut by a "stealth" dicing process wherein the fabrication substrate 232, standoffs 242 and glass layer 310 are weakened at an internal region by one or more lasers and thereafter the glass layer 310, standoffs 242 and fabrication substrate 232 are stretched and broken at the weakened internal region. The stealth dicing process is developed by Hamamatsu Photonics K. K.. Shizuoka. Japan. An alternative dicing process may be effected using a water-jet-guided laser available from Synova S. A., Lausanne, Switzerland. In other embodiments, the imager singulation process may be achieved by a jet singulation system wherein a jet stream of an abrasive slurry is used to singulate component parts. The jet singulation system may be made by
Towa Intercon Technology, Inc., of Morgan Hill, California. Prior to or after the dicing operation is completed, individual imager die may be tested to ascertain which of the imager die are operational and meet qualitative performance standards and are thus deemed "good," and which are defective. The imager die that are good can be considered to be "known good die" (KGD). Upon determining the KGD, the KGD may be placed on a temporary carrier 410 (See FIG. 5).
FIG. 5 illustrates KGD 510 populated on a temporary carrier 410. According to some embodiments, temporary carrier 410 comprises a film frame tape or a glass carrier. Temporary carrier 410 may comprise a high temperature compatible polyethylene terephthalate (PET) material that may withstand relatively high process temperatures (i.e., temperatures above about 900C). In addition, temporary carrier 410 may comprise a pressure sensitive adhesive. Furthermore, temporary carrier 410 may comprise an ultraviolet-sensitive adhesive which loses adhesive strength when irradiated with a select wavelength of light, normally UV light. Use of an ultraviolet-type tape may be desirable since, when irradiated, it loses its adherent properties and thus reduces stress on the dice during a subsequent pick-and-place operation. Ultraviolet sensitive tapes are commercially available from Furukawa Electric Company, Ltd. of Japan.
As shown, KGD 510 are placed facedown on temporary carrier 410, and, therefore. FIG. 5 is shown inverted relative to FIGS. 2-4. KGD 510 may be positioned on temporary carrier 410 to provide for a desired gap width 450 and. thereafter. KGD 510 may be encapsulated with an encapsulant 512 to form wafer 610. Encapsulant 512 may comprise any conventional compound known for use in encapsulating semiconductor chips that exhibits low moisture uptake and good dimensional stability. Encapsulant 512 may also be selected to have a coefficient of thermal expansion (CTE) that is compatible with those of substrate 232 and KGD 510. For example only, and not by way of limitation, encapsulation of KGD 510 may be effected by a molding process or a dam and fill process. Molding processes known in the art may include injection molding. transfer molding, and compression molding. Injection molding is a process wherein an encapsulant is injected at high pressure into a mold cavity containing the device to be encapsulated. A compression molding process may include placing an
encapsulant into a mold cavity containing the device to be encapsulated and thereafter applying pressure and heat. Transfer molding differs from compression molding in that instead of applying pressure to the pre-placed compound, the encapsulant material is preheated and then transferred into a molding cavity under pressure, containing the device to be encapsulated. Dam and fill is a two-step process wherein a dam is dispensed around a device within a cavity and, thereafter. the cavity may be filled with an encapsulant to encapsulate the device. Examples of encapsulant 512 contemplated for use in the present invention include, but are not limited to, thermoset and thermoplastic curable compounds such as silicon-filled polymers or liquid crystal polymers.
In embodiments where molding processes are used, a surface of a mold cavity may be configured to receive portions of discrete conductive elements 240 that protrude from each KGD 510 to prevent encapsulant from completely covering the discrete conductive elements 240. In one such embodiment, shown in FIG. 5(a), discrete conductive elements 240 may be partially received by a compressible, conformable element 522 (e.g., a polytetrafluoroethylene film, such as the material sold under the trademark TEFLON® by E.I. duPont Nemours & Co. of Wilmington, Delaware) that lines at least a portion of a surface of a mold cavity 550. Upon being confined within mold cavity 550, portions of discrete conductive elements 240 that protrude from each KGD 510 within mold cavity 550 are received by compressible, conformable element 552, shielding the received portions of discrete conductive elements 240 from encapsulant 512 as encapsulant 512 is introduced into mold cavity 550. Therefore, upon completion of the mold process and removal of the resulting wafer 610 from mold cavity 550, portions of discrete conductive elements 240 may protrude from an outer surface of encapsulant 512. The distance that discrete conductive elements 240 protrude from the outer surface of the encapsulant may be defined by a depth that discrete conductive elements 240 are received and, thus, in embodiments where a compressible, conformable element 552 is used, by a thickness of compressible, conformable element 552. In embodiments where a mold cavity is not configured to receive discrete conductive elements 240, as well as in embodiments where dam and fill or other encapsulation processes are used, it may be necessary to expose conductive
elements 240 through encapsulant 512. In such embodiments, wafer 610 may be subjected to appropriate processing to form a substantially planarized surface 612 extending across the first plurality of discrete conductive elements 240 and encapsulant 512. The processing may further provide for the at least partial exposure of the first plurality of discrete conductive elements 240. The formation of the substantially planarized surface 612 can be accomplished with any suitable method, and may be accomplished by back grinding or another mechanical planarization process such as chemical mechanical planarization (CMP). Appropriate control of the planarization process may be required to prevent the smearing of any conductive material of the first plurality of discrete conductive elements 240, which may result in shorting of one conductive element 240 to an adjacent one. After planarizing surface 612, a second plurality of discrete conductive elements 620 (e.g., solder balls, pins, pillars, columns, etc.) may be formed or disposed on, and bonded to, the first plurality of discrete conductive elements 240. The second plurality of discrete conductive elements 620 may provide for subsequent attachment to a carrier substrate or other higher-level circuit assembly, as shown in FIG. 6.
FIG. 6 also depicts removal of wafer 610 from temporary carrier 410. Cleaning of adhesive from wafer 610 may be required after separation of wafer 610 from temporary carrier 410. Cleaning methods known in the art, such as. a plasma cleaning technique, may be effected.
As illustrated in FIG. 7, wafer 610 may then be placed on a dicing tape 710 and singulated by performing a dicing operation through encapsulant 512 and, therefore, resulting in a final packaged die 810/810", as shown in FIGS. 8(a) and (b). Final packaged die 810/810" provide for. as a result of cuts 312 (see FIGS. 3(a) and (b)), regions 822 that extend laterally over non-imaging regions on the active surface of the final packaged die 810/810". These laterally extending regions 822 of encapsulant, or packaging material, prevent at least some unwanted, or stray, light from reaching the image sensor 225 and are, therefore, also referred to herein as "lateral light blocking elements. ' Consequently, the accuracy of an image detected by image sensor 225 may be enhanced in embodiments of final packaged die 810/810" with laterally extending regions 822.
Imager die packages, according to another embodiment of the present invention, may be formed in a manner similar to that of that described above, except the imager die are not covered with a glass layer. Instead, "known good lenses'* (KGL) are identified or qualified, and are subsequently placed over known good imager die. KGD, comprising known good imagers with KGL assembled therewith may then be placed on a temporary carrier, with standoffs that completely circumscribe the periphery of each image sensor 225 contacting the temporary carrier. These assemblies may then be encapsulated by molding or dam and fill processes and, thereafter, singulated to form final die packages. One variant of the second embodiment is shown in FIGS. 9-14. FIG. 9 illustrates a plurality of lenses 900A-E formed from a glass substrate 904. Lenses 900A-E may be individually qualified by methods known in the art to ascertain known good lenses. After testing, a dicing operation may be performed along dicing lines 902 resulting in a plurality of individual lenses. As shown in FIG. 10, a plurality of known good lenses 900' may thereafter be individually placed over a plurality of known good imager die 910 located on a TWI wafer 960. As described above in reference to FIGS. 1-8 and TWI wafer 216. TWI wafer 960, as illustrated in FIGS. 10-14 may comprise a fabrication substrate 908 and at least one conductive interconnect 236' located between adjacent image die 910 and extending from active surface 912 to a back side 913 of fabrication substrate 908 and in contact with an RDL. The RDL may be in the form of conductive traces 238' formed on the second surface 212' of TWI wafer 960. TWI wafer 960 may also comprise a first plurality of discrete conductive elements 240' formed on and in contact with conductive traces 238'. The plurality of known good lenses 900' may be respectively peripherally supported on and attached to a plurality of standoffs 242 located on the active surface 912 of fabrication substrate 908. wherein at least one known good lens 900' may be placed over one known good imager die 910. Standoffs 242/242' may be configured to provide support for attached known good lenses 900' and to provide a selected vertical spacing between stacked known good lenses 9007900" or between known good lenses 900' and TWI wafer 960. Standoffs 242' may also be configured to seal against a temporary earner 410 and to prevent encapsulant from contacting
known good lenses 9007900". Implementing the configuration described in FIGS. 9 and 10 may improve the yield of an imager die package by ensuring bad lenses are not placed over good imagers and, therefore, decrease the amount of wasted material and component parts. Furthermore, this configuration may ensure that good lenses are not placed over bad imagers.
After placing known good lenses 9007900" over known good imager die 910, the imager die 910 with the known good lenses 9007900" attached thereto may be singulated by a dicing operation resulting in a plurality of KGD 510'. As described above, and illustrated in FlG. 11, KGD 510' may include at least one additional known good lens 900" and corresponding standoffs 242" (shown by dashed lines) stacked over known good lens 900' in order to achieve a desired focus onto imager die 910.
Referring to FIG. 12, KGD 510' may be placed face-down on a temporary carrier 410', such as a film frame tape or glass carrier, with standoffs 242' positioned against and secured to temporary carrier 410' to prevent encapsulant from contacting known good lenses 9007900". As the KGD 510' are placed face down on temporary carrier 410', KGD 510' are shown inverted relative to FIGS. 10 and 11. Once attached to temporary carrier 410', KGD 510' may be encapsulated with encapsulant 512', thus resulting in reconstructed wafer 930, as illustrated in FIG. 13. As described above, encapsulant 512' may comprise any conventional compound known for use in encapsulating semiconductors. Encapsulation processes may include a molding or dam and fill process as known in the art.
Thereafter, reconstructed wafer 930 may be subjected to appropriate processing to form a substantially planarized surface 950 extending across first set of discrete conductive elements 240' and encapsulant 512'. The processing may further provide for the at least partial exposure of the first plurality of discrete conductive elements 240'. After planarizing surface 950, a second plurality of discrete conductive elements 620', such as balls, bumps, columns, or pins of conductive material (e.g., solder, another metal, a conductor-filled polymer, etc.), may be bonded to the first plurality of discrete conductive elements 240'. The second plurality of discrete conductive elements 620' provides for subsequent attachment to a carrier substrate or other higher-level circuit assembly. As shown in
FIG. 14, one discrete element of the second plurality may be operably coupled to one discrete element of the first plurality. As described above, in an embodiment of the invention using a compression molding encapsulation process, at least a portion of the first plurality of discrete conductive elements 240' may remain exposed during a compression molding process and, therefore, neither a planarizing process nor a second plurality of discrete conductive elements may be required.
Subsequent to encapsulation, temporary carrier 410' may be removed and a dicing operation through encapsulation material 512' may be performed, resulting in a final packaged die 810", as shown in FIG. 14. A processor based system 1060 which includes an imager die package 810/8107810" in accordance with an embodiment of the present invention is illustrated in FIG. 15. Without being limiting, such a system 1060 may include a computer system, camera system, scanner, machine vision system, vehicle na\ igation system, video phone, surveillance system, auto focus system, star tracker system, motion detection system, image stabilization system, each of which may be configured to utilize an embodiment of the present invention.
A processor based system 1060, such as a computer system, for example, generally comprises a central processing unit (CPU) 962, for example, a microprocessor that may communicate with and input/output (I/O) device 964 over a bus 966. The imager die package 810/8107810" may also communicate with the system 1060 over bus 966. The system 1060 also includes random access memory (RAM) 968, and. in the case of a computer system, may include peripheral devices such as a floppy disk drive 970 and a compact disk (CD) ROM drive 972 which also communicate with CPU 962 over bus 966. CPU 962, imager die package 810/8107810" and memory 968 may be integrated on a single IC chip.
Specific embodiments have been shown by way of example in the drawings and have been described in detail herein; however, the invention may be susceptible to N arious modifications and alternative forms. It should be understood that the im ention is not intended to be limited to the particular forms disclosed. Rather, the im ention includes all modifications, equivalents, and alternatives falling within the spirit and scope of the invention as defined by the following appended claims.
Claims
What is claimed is:
L A method of packaging an imager die. comprising: positioning at least one optical element over at least one image sensor of at least one imager die of a plurality of imager dice carried by a fabrication substrate; singulating the imager dice from other imager dice; securing a plurality of imager dice to a temporary carrier with optical elements over the plurality of imager dice secured to or positioned adjacent to the temporary carrier; at least partially encapsulating the plurality of imager dice on the temporary carrier to form a reconstructed wafer; and singulating at least partially encapsulated imager dice from the reconstructed wafer.
2. The method of claim 1, wherein positioning at least one optical element comprises positioning at least one of a transparent layer and a substrate carrying a plurality of lenses over the fabrication substrate.
3. The method of claim 2, wherein singulating the plurality of imager dice includes forming cuts in the transparent layer or the substrate carrying the plurality of lenses with surfaces of the cuts extend laterally over at least portions of the plurality of imager dice.
4. The method of claim 3, wherein singulating the known good dice comprises forming cuts with an upper region that is wider than a lower region thereof.
5. The method of claim 1, further comprising: testing the plurality of imager die to ascertain known good dice.
6. The method of claim 1. further comprising: preventing encapsulant from covering at least end portions of discrete conductive elements protruding from the plurality of imager dice.
7. The method of claim 1, further comprising: at least partially exposing portions of discrete conductive elements embedded within encapsulant.
8. The method of claim 1 , further comprising: removing the reconstructed wafer from the temporary carrier.
9. An imager die package, comprising: an imager die comprising an image sensor on an active surface of the imager die; at least one contact on a back side of the imager die; an optical element over the image sensor; and an encapsulant surrounding the imager die and including an lateral light blocking element that extends laterally over a portion of the active surface of the imager die.
10. The imager die package of claim 9, wherein the encapsulant covers the back side of the imager die.
11. The imager die package of claim 10, wherein at least one discrete conductive element protruding from the at least one contact includes an end protruding from the encapsulant.
12. The imager die package of claim 10, wherein at least one discrete conductive element protruding from the at least one contact is completely surrounded by encapsulant.
13. The imager die package of claim 9, wherein the lateral light blocking element extends laterally substantially to a location above an outer periphery of the imager sensor.
14. The imager die package of claim 9, wherein the optical element comprises a layer of transparent material with a beveled or notched edge and the lateral light blocking element comprises encapsulant covering surfaces of the beveled or notched edge that are at least partially laterally extending.
15. A film frame tape, comprising: a substantially planar substrate; and an ultraviolet-sensitive adhesive material on the substantially planar substrate, the ultraviolet-sensitive adhesive material being configured to release an adhered object upon exposure of the ultraviolet-sensitive adhesive material to ultraviolet radiation.
16. An electronic device, comprising: a processor-based device; and an imager die package operably coupled to the processor-based device and comprising: an imager die comprising an image sensor on an active surface of the imager die; at least one contact on a back side of the imager die; an optical element over the image sensor; and an encapsulant surrounding the imager die and including an lateral light blocking element that extends laterally over a portion of the active surface of the imager die.
17. A collection of known good imagers, comprising: a plurality of imagers residing in a single plane; optical elements over image sensors of the plurality of imagers; and encapsulant between adjacent imagers and securing the plurality of imagers to each other.
18. The collection of claim 17, wherein the plurality of imagers consists of known good imagers.
19. The collection of claim 18, wherein the optical elements comprise lenses.
20. The collection of claim 17, wherein encapsulant extends at least partially laterally over active surfaces of the plurality of imagers.
21. An imager process assembly, comprising: a carrier; and a plurality of imager assemblies secured to the carrier, each imager assembly including: an imager die including an image sensor at an active surface of the imager die; and an optical element over the image sensor, the optical element being secured to or positioned adjacent to the carrier.
22. The imager process assembly of claim 21 , further comprising encapsulant between adjacent imager assemblies of the plurality of imager assemblies.
23. A method of packaging an imager die, comprising: dicing through a thickness of a fabrication substrate between adjacent imager die of a plurality of imager dice carried by the fabrication substrate to form a plurality of individual imager die; securing a plurality of known good imager die qualified from the plurality of individual imager die to a temporary carrier; encapsulating at least partially the plurality of known good die on the temporary carrier to form a reconstructed wafer; and singulating the at least partially encapsulated plurality of known good die from the reconstructed wafer.
24. The method of claim 23, further comprising positioning at least one optical element over the at least one imager die of a plurality of imager dice carried by the fabrication substrate prior to dicing through a thickness of the fabrication substrate.
25. A method of packaging an imager die, comprising: attaching at least one optical element over an active surface of a wafer including a plurality of imager dice, each imager die positioned on the active surface; dicing the wafer between adjacent imager die resulting in a plurality of individual imager die; securing at least one imager die of the plurality of individual imager die to a temporary carrier; forming a reconstructed wafer by at least partially encapsulating the at least one imager die on the temporary carrier; and singulating the at least partially encapsulated at least one imager die from the reconstructed wafer.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
KR1020107005048A KR101170224B1 (en) | 2007-09-07 | 2008-08-28 | Imager die package and methods of packaging an imager die on a temporary carrier |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US11/851,787 US7923298B2 (en) | 2007-09-07 | 2007-09-07 | Imager die package and methods of packaging an imager die on a temporary carrier |
US11/851,787 | 2007-09-07 |
Publications (2)
Publication Number | Publication Date |
---|---|
WO2009035858A2 true WO2009035858A2 (en) | 2009-03-19 |
WO2009035858A3 WO2009035858A3 (en) | 2009-05-07 |
Family
ID=40432300
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
PCT/US2008/074594 WO2009035858A2 (en) | 2007-09-07 | 2008-08-28 | Imager die package and methods of packaging an imager die on a temporary carrier |
Country Status (4)
Country | Link |
---|---|
US (1) | US7923298B2 (en) |
KR (1) | KR101170224B1 (en) |
TW (1) | TWI404199B (en) |
WO (1) | WO2009035858A2 (en) |
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
WO2009158414A1 (en) * | 2008-06-26 | 2009-12-30 | Aptina Imaging Corporation | Microelectronic imagers with stacked lens assemblies and processess for wafer-level packaging of microelectronic imagers |
US9171780B2 (en) | 2013-11-25 | 2015-10-27 | Samsung Electro-Mechanics Co., Ltd. | Method for manufacturing semiconductor package |
Families Citing this family (39)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
KR100867520B1 (en) * | 2007-04-23 | 2008-11-07 | 삼성전기주식회사 | Imaging-lens and method of manufacturing the same |
KR101446330B1 (en) * | 2008-01-29 | 2014-10-02 | 삼성전자주식회사 | Image sensor having through via |
US9118825B2 (en) * | 2008-02-22 | 2015-08-25 | Nan Chang O-Film Optoelectronics Technology Ltd. | Attachment of wafer level optics |
JP5009209B2 (en) * | 2008-03-21 | 2012-08-22 | シャープ株式会社 | Wafer-like optical device and manufacturing method thereof, electronic element wafer module, sensor wafer module, electronic element module, sensor module, and electronic information device |
DE102008001952A1 (en) * | 2008-05-23 | 2009-11-26 | Robert Bosch Gmbh | Method for producing isolated micromechanical components arranged on a silicon substrate and components produced therefrom |
KR100997797B1 (en) * | 2009-04-10 | 2010-12-02 | 주식회사 하이닉스반도체 | Image sensor module |
TWI425825B (en) * | 2009-12-31 | 2014-02-01 | Kingpak Tech Inc | Image sensor package structure with predetermined focus |
TWI425597B (en) * | 2009-12-31 | 2014-02-01 | Kingpak Tech Inc | Image sensor package structure with black transmittance encapsulation |
TWI414061B (en) * | 2010-04-06 | 2013-11-01 | Kingpak Tech Inc | Manufacturing method of a wafer level image sensor module with package structure |
TWI449162B (en) * | 2010-05-17 | 2014-08-11 | Kingpak Tech Inc | Manufacturing method for wafer level image sensor module with fixed focus |
CN102263113A (en) * | 2010-05-24 | 2011-11-30 | 胜开科技股份有限公司 | Wafer level image sensor module structure with specific focal length and manufacturing method thereof |
TWI437700B (en) * | 2010-05-31 | 2014-05-11 | Kingpak Tech Inc | Manufacturing method forwafer level image sensor package structure |
TWI393494B (en) * | 2010-06-11 | 2013-04-11 | Unimicron Technology Corp | Substrate strip with wiring and method for fabricating the same |
WO2011158069A1 (en) * | 2010-06-18 | 2011-12-22 | Nokia Corporation | Sensor |
CN102403323B (en) * | 2010-09-16 | 2014-01-29 | 胜开科技股份有限公司 | Wafer level image sensor packaging structure and manufacturing method thereof |
US8901701B2 (en) * | 2011-02-10 | 2014-12-02 | Chia-Sheng Lin | Chip package and fabrication method thereof |
US8367475B2 (en) * | 2011-03-25 | 2013-02-05 | Broadcom Corporation | Chip scale package assembly in reconstitution panel process format |
FR2973573A1 (en) * | 2011-04-01 | 2012-10-05 | St Microelectronics Grenoble 2 | SEMICONDUCTOR HOUSING COMPRISING AN OPTICAL SEMICONDUCTOR DEVICE |
CN103512595B (en) * | 2011-07-19 | 2016-08-10 | 赫普塔冈微光有限公司 | Optical-electric module and manufacture method thereof and electrical equipment and the device comprising optical-electric module |
US20130095581A1 (en) * | 2011-10-18 | 2013-04-18 | Taiwan Semiconductor Manufacturing Company, Ltd. | Thick window layer led manufacture |
CN104347644B (en) * | 2013-07-25 | 2018-06-19 | 意法半导体研发(深圳)有限公司 | Visual detector and correlation technique with lens subassembly |
US9467606B2 (en) * | 2014-06-10 | 2016-10-11 | Omnivision Technologies, Inc. | Wafer level stepped sensor holder |
KR101563909B1 (en) | 2014-08-19 | 2015-10-28 | 앰코 테크놀로지 코리아 주식회사 | Method for manufacturing Package On Package |
US10043847B2 (en) * | 2014-08-26 | 2018-08-07 | Gingy Technology Inc. | Image capturing module and electrical apparatus |
US20170307848A1 (en) * | 2014-11-27 | 2017-10-26 | Panasonic Intellectual Property Management Co., Ltd. | Photographing device |
JP6727948B2 (en) | 2015-07-24 | 2020-07-22 | ソニーセミコンダクタソリューションズ株式会社 | Imaging device and manufacturing method |
CN108352388B (en) * | 2015-11-05 | 2022-11-18 | 索尼半导体解决方案公司 | Semiconductor device, method for manufacturing semiconductor device, and electronic apparatus |
US10388684B2 (en) * | 2016-10-04 | 2019-08-20 | Semiconductor Components Industries, Llc | Image sensor packages formed using temporary protection layers and related methods |
CN106449549A (en) * | 2016-11-08 | 2017-02-22 | 华天科技(昆山)电子有限公司 | Surface sensing wafer packaging structure and manufacturing method thereof |
EP3333892A1 (en) * | 2016-12-09 | 2018-06-13 | ams AG | Method to produce a ruggedized package of an image sensor |
CN108206195B (en) * | 2016-12-20 | 2020-08-25 | 精材科技股份有限公司 | Method for manufacturing semiconductor structure |
FR3065115B1 (en) * | 2017-04-10 | 2020-01-24 | Ulis | HERMETIC HOUSING FOR AN INFRARED RADIATION DETECTOR |
WO2018223317A1 (en) | 2017-06-07 | 2018-12-13 | 深圳市汇顶科技股份有限公司 | Chip packaging structure and method, and terminal device |
DE112017007820T5 (en) * | 2017-08-04 | 2020-04-16 | Osram Opto Semiconductors Gmbh | Method for producing an optoelectronic semiconductor component |
CN107958915B (en) * | 2017-12-22 | 2024-01-19 | 南京先锋材料科技有限公司 | CMOS sensor packaging structure and packaging method thereof |
US10886315B2 (en) * | 2018-10-31 | 2021-01-05 | Ningbo Semiconductor International Corporation | Photosensitive assembly and formation methods thereof, lens module, and electronic device |
WO2020098214A1 (en) * | 2018-11-12 | 2020-05-22 | 通富微电子股份有限公司 | Semiconductor chip packaging method and semiconductor packaging apparatus |
WO2020098211A1 (en) * | 2018-11-12 | 2020-05-22 | 通富微电子股份有限公司 | Semiconductor chip packaging method and semiconductor packaging apparatus |
US11289522B2 (en) * | 2019-04-03 | 2022-03-29 | Semiconductor Components Industries, Llc | Controllable gap height for an image sensor package |
Citations (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6649991B1 (en) * | 2002-04-22 | 2003-11-18 | Scientek Corp. | Image sensor semiconductor package |
JP2006041183A (en) * | 2004-07-27 | 2006-02-09 | Fujitsu Ltd | Image pickup device |
US7221051B2 (en) * | 2004-01-23 | 2007-05-22 | Sharp Kabushiki Kaisha | Semiconductor device, module for optical devices, and manufacturing method of semiconductor device |
US7253028B2 (en) * | 2004-09-24 | 2007-08-07 | Youngtek Electronics Corp. | Image sensor packaging method and structure thereof |
Family Cites Families (178)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US3976288A (en) | 1975-11-24 | 1976-08-24 | Ibm Corporation | Semiconductor wafer dicing fixture |
JPS586127A (en) | 1981-07-03 | 1983-01-13 | Hitachi Ltd | Method and apparatus for correcting defect of photo-mask |
US4929402A (en) | 1984-08-08 | 1990-05-29 | 3D Systems, Inc. | Method for production of three-dimensional objects by stereolithography |
US5174943A (en) | 1984-08-08 | 1992-12-29 | 3D Systems, Inc. | Method for production of three-dimensional objects by stereolithography |
US5236637A (en) | 1984-08-08 | 1993-08-17 | 3D Systems, Inc. | Method of and apparatus for production of three dimensional objects by stereolithography |
US5554336A (en) | 1984-08-08 | 1996-09-10 | 3D Systems, Inc. | Method and apparatus for production of three-dimensional objects by stereolithography |
US5344298A (en) | 1984-08-08 | 1994-09-06 | 3D Systems, Inc. | Apparatus for making three-dimensional objects by stereolithography |
US4575330A (en) | 1984-08-08 | 1986-03-11 | Uvp, Inc. | Apparatus for production of three-dimensional objects by stereolithography |
JPH01143211A (en) | 1987-11-27 | 1989-06-05 | Takatori Haitetsuku:Kk | Sticking and cutting of protective tape for wafer and device therefor |
US5495328A (en) | 1988-04-18 | 1996-02-27 | 3D Systems, Inc. | Apparatus and method for calibrating and normalizing a stereolithographic apparatus |
US5130064A (en) | 1988-04-18 | 1992-07-14 | 3D Systems, Inc. | Method of making a three dimensional object by stereolithography |
JP2963478B2 (en) | 1988-04-18 | 1999-10-18 | スリーディー、システムズ、インコーポレーテッド | Method and apparatus for forming a three-dimensional object |
US5015424A (en) | 1988-04-18 | 1991-05-14 | 3D Systems, Inc. | Methods and apparatus for production of three-dimensional objects by stereolithography |
US5076974A (en) | 1988-04-18 | 1991-12-31 | 3 D Systems, Inc. | Methods of curing partially polymerized parts |
US5184307A (en) | 1988-04-18 | 1993-02-02 | 3D Systems, Inc. | Method and apparatus for production of high resolution three-dimensional objects by stereolithography |
US5164128A (en) | 1988-04-18 | 1992-11-17 | 3D Systems, Inc. | Methods for curing partially polymerized parts |
US5182056A (en) | 1988-04-18 | 1993-01-26 | 3D Systems, Inc. | Stereolithography method and apparatus employing various penetration depths |
US5267013A (en) | 1988-04-18 | 1993-11-30 | 3D Systems, Inc. | Apparatus and method for profiling a beam |
US5256340A (en) | 1988-04-18 | 1993-10-26 | 3D Systems, Inc. | Method of making a three-dimensional object by stereolithography |
DE68929309T2 (en) | 1988-04-18 | 2002-05-02 | 3D Systems Inc | Reduce stereolithographic bending |
US5182055A (en) | 1988-04-18 | 1993-01-26 | 3D Systems, Inc. | Method of making a three-dimensional object by stereolithography |
US5141680A (en) | 1988-04-18 | 1992-08-25 | 3D Systems, Inc. | Thermal stereolighography |
US5059359A (en) | 1988-04-18 | 1991-10-22 | 3 D Systems, Inc. | Methods and apparatus for production of three-dimensional objects by stereolithography |
US5609813A (en) | 1988-04-18 | 1997-03-11 | 3D Systems, Inc. | Method of making a three-dimensional object by stereolithography |
EP0354637B1 (en) | 1988-04-18 | 1997-06-25 | 3D Systems, Inc. | CAD/CAM stereolithographic data conversion |
US4996010A (en) | 1988-04-18 | 1991-02-26 | 3D Systems, Inc. | Methods and apparatus for production of three-dimensional objects by stereolithography |
US5776409A (en) | 1988-04-18 | 1998-07-07 | 3D Systems, Inc. | Thermal stereolithograp using slice techniques |
US4999143A (en) | 1988-04-18 | 1991-03-12 | 3D Systems, Inc. | Methods and apparatus for production of three-dimensional objects by stereolithography |
US5354695A (en) | 1992-04-08 | 1994-10-11 | Leedy Glenn J | Membrane dielectric isolation IC fabrication |
US5258146A (en) | 1988-09-26 | 1993-11-02 | 3D Systems, Inc. | Method of and apparatus for measuring and controlling fluid level in stereolithography |
US5174931A (en) | 1988-09-26 | 1992-12-29 | 3D Systems, Inc. | Method of and apparatus for making a three-dimensional product by stereolithography |
US5400072A (en) * | 1988-12-23 | 1995-03-21 | Hitachi, Ltd. | Video camera unit having an airtight mounting arrangement for an image sensor chip |
US5248456A (en) | 1989-06-12 | 1993-09-28 | 3D Systems, Inc. | Method and apparatus for cleaning stereolithographically produced objects |
US5143663A (en) | 1989-06-12 | 1992-09-01 | 3D Systems, Inc. | Stereolithography method and apparatus |
JPH03244528A (en) | 1989-09-28 | 1991-10-31 | Three D Syst Inc | Device and method forming substantially flat and solid face for processing planograph |
US5234636A (en) | 1989-09-29 | 1993-08-10 | 3D Systems, Inc. | Methods of coating stereolithographic parts |
US5133987A (en) | 1989-10-27 | 1992-07-28 | 3D Systems, Inc. | Stereolithographic apparatus and method |
US5182715A (en) | 1989-10-27 | 1993-01-26 | 3D Systems, Inc. | Rapid and accurate production of stereolighographic parts |
JPH0732208B2 (en) | 1989-10-31 | 1995-04-10 | 三菱電機株式会社 | Semiconductor device |
US5358673A (en) | 1990-02-15 | 1994-10-25 | 3D Systems, Inc. | Applicator device and method for dispensing a liquid medium in a laser modeling machine |
US5693144A (en) | 1990-03-19 | 1997-12-02 | 3D Systems, Inc. | Vibrationally enhanced stereolithographic recoating |
US5096530A (en) | 1990-06-28 | 1992-03-17 | 3D Systems, Inc. | Resin film recoating method and apparatus |
US5192559A (en) | 1990-09-27 | 1993-03-09 | 3D Systems, Inc. | Apparatus for building three-dimensional objects with sheets |
US5569349A (en) | 1990-10-04 | 1996-10-29 | 3D Systems, Inc. | Thermal stereolithography |
US5209878A (en) | 1990-10-30 | 1993-05-11 | 3D Systems, Inc. | Surface resolution in three-dimensional objects by inclusion of thin fill layers |
US5192469A (en) | 1990-10-30 | 1993-03-09 | 3D Systems, Inc. | Simultaneous multiple layer curing in stereolithography |
US5238639A (en) | 1990-10-31 | 1993-08-24 | 3D Systems, Inc. | Method and apparatus for stereolithographic curl balancing |
US5173220A (en) | 1991-04-26 | 1992-12-22 | Motorola, Inc. | Method of manufacturing a three-dimensional plastic article |
US5378508A (en) | 1992-04-01 | 1995-01-03 | Akzo Nobel N.V. | Laser direct writing |
HUT73312A (en) | 1992-09-14 | 1996-07-29 | Badehi | Method and apparatus for producing integrated circuit devices, and integrated circuit device |
US5264061A (en) | 1992-10-22 | 1993-11-23 | Motorola, Inc. | Method of forming a three-dimensional printed circuit assembly |
KR100279763B1 (en) | 1992-11-12 | 2001-03-02 | 조셉 제이. 스위니 | Low thermal expansion clamp device and clamping method |
US5555476A (en) | 1993-08-30 | 1996-09-10 | Toray Industries, Inc. | Microlens array sheet for a liquid crystal display, method for attaching the same and liquid crystal display equipped with the same |
US5439622A (en) | 1993-09-07 | 1995-08-08 | Motorola, Inc. | Method and apparatus for producing molded parts |
EP0658924B1 (en) | 1993-12-17 | 2000-07-12 | Canon Kabushiki Kaisha | Method of manufacturing electron-emitting device, electron source and image-forming apparatus |
US5590460A (en) | 1994-07-19 | 1997-01-07 | Tessera, Inc. | Method of making multilayer circuit |
JP3590999B2 (en) | 1994-09-07 | 2004-11-17 | マツダ株式会社 | Method for producing polymer composite |
DE4436695C1 (en) | 1994-10-13 | 1995-12-21 | Eos Electro Optical Syst | Stereolithography, the making of a three dimensional object by irradiation of powder or liquid layers |
DE19581161D2 (en) | 1994-10-18 | 1997-07-17 | Atotech Deutschland Gmbh | Process for the deposition of metal layers |
KR0145147B1 (en) | 1994-10-21 | 1998-08-17 | 김주용 | Blocking method of light in stepper |
JP3521099B2 (en) | 1994-11-29 | 2004-04-19 | リンテック株式会社 | Adhesive sheet for preventing adhesion of adhesive to dicing ring frame and wafer processing sheet provided with the adhesive sheet |
DE69621001T2 (en) | 1995-02-01 | 2003-04-03 | 3D Systems Inc | FAST SMOOTHING PROCESS FOR THREE-DIMENSIONAL OBJECTS PRODUCED IN LAYERS |
TW492983B (en) | 1995-02-09 | 2002-07-01 | Ciba Sc Holding Ag | Polymerizable composition, process for producing cross-linked polymers and crosslinkable polymers |
US5659478A (en) | 1995-02-21 | 1997-08-19 | Motorola, Inc. | Rapid product realization process |
US5933190A (en) | 1995-04-18 | 1999-08-03 | Imec Vzw | Pixel structure, image sensor using such pixel structure and corresponding peripheral circuitry |
DE19515165C2 (en) | 1995-04-25 | 1997-03-06 | Eos Electro Optical Syst | Device for producing an object using stereolithography |
US5600181A (en) | 1995-05-24 | 1997-02-04 | Lockheed Martin Corporation | Hermetically sealed high density multi-chip package |
US5650075A (en) | 1995-05-30 | 1997-07-22 | Motorola, Inc. | Method for etching photolithographically produced quartz crystal blanks for singulation |
US6099783A (en) | 1995-06-06 | 2000-08-08 | Board Of Trustees Operating Michigan State University | Photopolymerizable compositions for encapsulating microelectronic devices |
US5855836A (en) | 1995-09-27 | 1999-01-05 | 3D Systems, Inc. | Method for selective deposition modeling |
US5943235A (en) | 1995-09-27 | 1999-08-24 | 3D Systems, Inc. | Rapid prototyping system and method with support region data processing |
US5998867A (en) | 1996-02-23 | 1999-12-07 | Honeywell Inc. | Radiation enhanced chip encapsulant |
US5827394A (en) | 1996-07-15 | 1998-10-27 | Vanguard International Semiconductor Corporation | Step and repeat exposure method for loosening integrated circuit dice from a radiation sensitive adhesive tape backing |
US5985523A (en) | 1996-09-09 | 1999-11-16 | The United States Of America As Represented By The Secretary Of The Navy | Method for irradiating patterns in optical waveguides containing radiation sensitive constituents |
US5855718A (en) | 1996-10-07 | 1999-01-05 | 3D Systems, Inc. | Method of and apparatus for making partially solidified three-dimensional objects on a layer-by-layer basis from a solidifiable medium |
US6498074B2 (en) | 1996-10-29 | 2002-12-24 | Tru-Si Technologies, Inc. | Thinning and dicing of semiconductor wafers using dry etch, and obtaining semiconductor chips with rounded bottom edges and corners |
GB9623185D0 (en) | 1996-11-09 | 1997-01-08 | Epigem Limited | Improved micro relief element and preparation thereof |
US5803797A (en) | 1996-11-26 | 1998-09-08 | Micron Technology, Inc. | Method and apparatus to hold intergrated circuit chips onto a chuck and to simultaneously remove multiple intergrated circuit chips from a cutting chuck |
US6130116A (en) | 1996-12-13 | 2000-10-10 | Tessera, Inc. | Method of encapsulating a microelectronic assembly utilizing a barrier |
US5969424A (en) | 1997-03-19 | 1999-10-19 | Fujitsu Limited | Semiconductor device with pad structure |
US6323436B1 (en) | 1997-04-08 | 2001-11-27 | International Business Machines Corporation | High density printed wiring board possessing controlled coefficient of thermal expansion with thin film redistribution layer |
US5818005A (en) | 1997-04-24 | 1998-10-06 | Motorola, Inc. | Electrical discharge machining electrode and rapid method for fabricating same |
US5937265A (en) | 1997-04-24 | 1999-08-10 | Motorola, Inc. | Tooling die insert and rapid method for fabricating same |
US5945058A (en) | 1997-05-13 | 1999-08-31 | 3D Systems, Inc. | Method and apparatus for identifying surface features associated with selected lamina of a three-dimensional object being stereolithographically formed |
JP4322328B2 (en) | 1997-06-05 | 2009-08-26 | テキサス インスツルメンツ インコーポレイテツド | Method and apparatus for bonding wafer to wafer tape |
KR100249313B1 (en) | 1997-07-25 | 2000-03-15 | 윤종용 | Tape laminating system for semiconductor device and its driving method |
US5902538A (en) | 1997-08-29 | 1999-05-11 | 3D Systems, Inc. | Simplified stereolithographic object formation methods of overcoming minimum recoating depth limitations |
US6197419B1 (en) * | 1997-09-19 | 2001-03-06 | 3M Innovative Properties Co. | Blended adhesives and articles incorporating the same |
US6297138B1 (en) | 1998-01-12 | 2001-10-02 | Ford Global Technologies, Inc. | Method of depositing a metal film onto MOS sensors |
US5993554A (en) | 1998-01-22 | 1999-11-30 | Optemec Design Company | Multiple beams and nozzles to increase deposition rate |
US6162703A (en) | 1998-02-23 | 2000-12-19 | Micron Technology, Inc. | Packaging die preparation |
US6140151A (en) | 1998-05-22 | 2000-10-31 | Micron Technology, Inc. | Semiconductor wafer processing method |
US6150240A (en) | 1998-07-27 | 2000-11-21 | Motorola, Inc. | Method and apparatus for singulating semiconductor devices |
EP0977240A1 (en) | 1998-07-30 | 2000-02-02 | IMEC vzw | System, method and apparatus for processing semiconductors |
US6251488B1 (en) | 1999-05-05 | 2001-06-26 | Optomec Design Company | Precision spray processes for direct write electronic components |
US6283997B1 (en) | 1998-11-13 | 2001-09-04 | The Trustees Of Princeton University | Controlled architecture ceramic composites by stereolithography |
US6465329B1 (en) | 1999-01-20 | 2002-10-15 | Amkor Technology, Inc. | Microcircuit die-sawing protector and method |
US6524346B1 (en) | 1999-02-26 | 2003-02-25 | Micron Technology, Inc. | Stereolithographic method for applying materials to electronic component substrates and resulting structures |
US6549821B1 (en) | 1999-02-26 | 2003-04-15 | Micron Technology, Inc. | Stereolithographic method and apparatus for packaging electronic components and resulting structures |
US6544902B1 (en) | 1999-02-26 | 2003-04-08 | Micron Technology, Inc. | Energy beam patterning of protective layers for semiconductor devices |
US6259962B1 (en) | 1999-03-01 | 2001-07-10 | Objet Geometries Ltd. | Apparatus and method for three dimensional model printing |
US6321739B1 (en) | 1999-04-16 | 2001-11-27 | Micron Technology, Inc. | Film frame substrate fixture |
WO2000076772A1 (en) | 1999-06-10 | 2000-12-21 | Objet Geometries Ltd. | Apparatus and method for raised and special effects printing using inkjet technology |
US6391251B1 (en) | 1999-07-07 | 2002-05-21 | Optomec Design Company | Forming structures from CAD solid models |
US6307243B1 (en) | 1999-07-19 | 2001-10-23 | Micron Technology, Inc. | Microlens array with improved fill factor |
US6344402B1 (en) | 1999-07-28 | 2002-02-05 | Disco Corporation | Method of dicing workpiece |
US6658314B1 (en) | 1999-10-06 | 2003-12-02 | Objet Geometries Ltd. | System and method for three dimensional model printing |
US6521844B1 (en) | 1999-10-29 | 2003-02-18 | International Business Machines Corporation | Through hole in a photoimageable dielectric structure with wired and uncured dielectric |
US6337122B1 (en) | 2000-01-11 | 2002-01-08 | Micron Technology, Inc. | Stereolithographically marked semiconductors devices and methods |
US6740962B1 (en) | 2000-02-24 | 2004-05-25 | Micron Technology, Inc. | Tape stiffener, semiconductor device component assemblies including same, and stereolithographic methods for fabricating same |
US6468891B2 (en) | 2000-02-24 | 2002-10-22 | Micron Technology, Inc. | Stereolithographically fabricated conductive elements, semiconductor device components and assemblies including such conductive elements, and methods |
US6569373B2 (en) | 2000-03-13 | 2003-05-27 | Object Geometries Ltd. | Compositions and methods for use in three dimensional model printing |
TW569424B (en) | 2000-03-17 | 2004-01-01 | Matsushita Electric Ind Co Ltd | Module with embedded electric elements and the manufacturing method thereof |
US6483719B1 (en) | 2000-03-21 | 2002-11-19 | Spraylat Corporation | Conforming shielded form for electronic component assemblies |
US6529027B1 (en) | 2000-03-23 | 2003-03-04 | Micron Technology, Inc. | Interposer and methods for fabricating same |
JP3646784B2 (en) | 2000-03-31 | 2005-05-11 | セイコーエプソン株式会社 | Thin film pattern manufacturing method and microstructure |
US6417022B1 (en) | 2000-04-12 | 2002-07-09 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method for making long focal length micro-lens for color filters |
US6531335B1 (en) | 2000-04-28 | 2003-03-11 | Micron Technology, Inc. | Interposers including upwardly protruding dams, semiconductor device assemblies including the interposers, and methods |
US6353257B1 (en) | 2000-05-19 | 2002-03-05 | Siliconware Precision Industries Co., Ltd. | Semiconductor package configuration based on lead frame having recessed and shouldered portions for flash prevention |
TW466720B (en) | 2000-05-22 | 2001-12-01 | Siliconware Precision Industries Co Ltd | Semiconductor package with flash-prevention structure and manufacture method |
DE10026955A1 (en) | 2000-05-30 | 2001-12-13 | Daimler Chrysler Ag | Material system for use in 3D printing |
US6696363B2 (en) | 2000-06-06 | 2004-02-24 | Ekc Technology, Inc. | Method of and apparatus for substrate pre-treatment |
US6303469B1 (en) | 2000-06-07 | 2001-10-16 | Micron Technology, Inc. | Thin microelectronic substrates and methods of manufacture |
US6326698B1 (en) | 2000-06-08 | 2001-12-04 | Micron Technology, Inc. | Semiconductor devices having protective layers thereon through which contact pads are exposed and stereolithographic methods of fabricating such semiconductor devices |
US7138653B1 (en) | 2000-06-08 | 2006-11-21 | Micron Technology, Inc. | Structures for stabilizing semiconductor devices relative to test substrates and methods for fabricating the stabilizers |
US6875640B1 (en) | 2000-06-08 | 2005-04-05 | Micron Technology, Inc. | Stereolithographic methods for forming a protective layer on a semiconductor device substrate and substrates including protective layers so formed |
US6611053B2 (en) | 2000-06-08 | 2003-08-26 | Micron Technology, Inc. | Protective structure for bond wires |
US6569753B1 (en) | 2000-06-08 | 2003-05-27 | Micron Technology, Inc. | Collar positionable about a periphery of a contact pad and around a conductive structure secured to the contact pads, semiconductor device components including same, and methods for fabricating same |
AU7466201A (en) | 2000-06-09 | 2001-12-17 | Dsm N.V. | Resin composition and three-dimensional object |
JP3485525B2 (en) | 2000-07-06 | 2004-01-13 | 沖電気工業株式会社 | Method for manufacturing semiconductor device |
FR2811922B1 (en) | 2000-07-20 | 2003-01-10 | Optoform Sarl Procedes De Prot | METAL POWDER LOADED PASTE COMPOSITION, PROCESS FOR OBTAINING METAL PRODUCTS FROM THE SAME, AND METAL PRODUCT OBTAINED BY SAID PROCESS |
US6537482B1 (en) | 2000-08-08 | 2003-03-25 | Micron Technology, Inc. | Underfill and encapsulation of carrier substrate-mounted flip-chip components using stereolithography |
US6482576B1 (en) | 2000-08-08 | 2002-11-19 | Micron Technology, Inc. | Surface smoothing of stereolithographically formed 3-D objects |
US6432752B1 (en) | 2000-08-17 | 2002-08-13 | Micron Technology, Inc. | Stereolithographic methods for fabricating hermetic semiconductor device packages and semiconductor devices including stereolithographically fabricated hermetic packages |
US6544465B1 (en) | 2000-08-18 | 2003-04-08 | Micron Technology, Inc. | Method for forming three dimensional structures from liquid with improved surface finish |
US6524881B1 (en) | 2000-08-25 | 2003-02-25 | Micron Technology, Inc. | Method and apparatus for marking a bare semiconductor die |
US6607689B1 (en) | 2000-08-29 | 2003-08-19 | Micron Technology, Inc. | Layer thickness control for stereolithography utilizing variable liquid elevation and laser focal length |
US6562278B1 (en) | 2000-08-29 | 2003-05-13 | Micron Technology, Inc. | Methods of fabricating housing structures and micromachines incorporating such structures |
US6762502B1 (en) | 2000-08-31 | 2004-07-13 | Micron Technology, Inc. | Semiconductor device packages including a plurality of layers substantially encapsulating leads thereof |
US6407334B1 (en) | 2000-11-30 | 2002-06-18 | International Business Machines Corporation | I/C chip assembly |
US20020171177A1 (en) | 2001-03-21 | 2002-11-21 | Kritchman Elisha M. | System and method for printing and supporting three dimensional objects |
DE60228943D1 (en) | 2001-04-10 | 2008-10-30 | Harvard College | MICROLINS FOR PROJECTION SLITHOGRAPHY AND ITS PRODUCTION PROCESS |
KR100410946B1 (en) | 2001-05-16 | 2003-12-18 | 삼성전기주식회사 | Image sensor module and manufacturing method for the same |
US6686225B2 (en) | 2001-07-27 | 2004-02-03 | Texas Instruments Incorporated | Method of separating semiconductor dies from a wafer |
US6555400B2 (en) * | 2001-08-22 | 2003-04-29 | Micron Technology, Inc. | Method for substrate mapping |
US7275925B2 (en) | 2001-08-30 | 2007-10-02 | Micron Technology, Inc. | Apparatus for stereolithographic processing of components and assemblies |
US6569709B2 (en) | 2001-10-15 | 2003-05-27 | Micron Technology, Inc. | Assemblies including stacked semiconductor devices separated a distance defined by adhesive material interposed therebetween, packages including the assemblies, and methods |
TW521410B (en) | 2001-11-15 | 2003-02-21 | Siliconware Precision Industries Co Ltd | Semiconductor package article |
US20030151167A1 (en) | 2002-01-03 | 2003-08-14 | Kritchman Eliahu M. | Device, system and method for accurate printing of three dimensional objects |
US6908784B1 (en) | 2002-03-06 | 2005-06-21 | Micron Technology, Inc. | Method for fabricating encapsulated semiconductor components |
JP4159476B2 (en) | 2002-03-19 | 2008-10-01 | 株式会社 液晶先端技術開発センター | Method for forming wiring metal layer, method for selectively forming metal, device for selectively forming metal, and substrate device |
US6906403B2 (en) | 2002-06-04 | 2005-06-14 | Micron Technology, Inc. | Sealed electronic device packages with transparent coverings |
US7573136B2 (en) | 2002-06-27 | 2009-08-11 | Micron Technology, Inc. | Semiconductor device assemblies and packages including multiple semiconductor device components |
US6791168B1 (en) | 2002-07-10 | 2004-09-14 | Micron Technology, Inc. | Semiconductor package with circuit side polymer layer and wafer level fabrication method |
US6582983B1 (en) | 2002-07-12 | 2003-06-24 | Keteca Singapore Singapore | Method and wafer for maintaining ultra clean bonding pads on a wafer |
US6965160B2 (en) | 2002-08-15 | 2005-11-15 | Micron Technology, Inc. | Semiconductor dice packages employing at least one redistribution layer |
US7274094B2 (en) | 2002-08-28 | 2007-09-25 | Micron Technology, Inc. | Leadless packaging for image sensor devices |
US6885107B2 (en) | 2002-08-29 | 2005-04-26 | Micron Technology, Inc. | Flip-chip image sensor packages and methods of fabrication |
US6713857B1 (en) | 2002-12-05 | 2004-03-30 | Ultra Tera Corporation | Low profile stacked multi-chip semiconductor package with chip carrier having opening and fabrication method of the semiconductor package |
US7043830B2 (en) | 2003-02-20 | 2006-05-16 | Micron Technology, Inc. | Method of forming conductive bumps |
JP3920802B2 (en) | 2003-03-28 | 2007-05-30 | Jsr株式会社 | Wiring, electrode and method for forming them |
US6917090B2 (en) | 2003-04-07 | 2005-07-12 | Micron Technology, Inc. | Chip scale image sensor package |
US20040229002A1 (en) | 2003-05-15 | 2004-11-18 | 3D Systems, Inc. | Stereolithographic seal and support structure for semiconductor wafer |
US6849915B1 (en) | 2003-08-26 | 2005-02-01 | Ultra Tera Corporation | Light sensitive semiconductor package and fabrication method thereof |
US6995462B2 (en) | 2003-09-17 | 2006-02-07 | Micron Technology, Inc. | Image sensor packages |
US7713841B2 (en) | 2003-09-19 | 2010-05-11 | Micron Technology, Inc. | Methods for thinning semiconductor substrates that employ support structures formed on the substrates |
US20050064683A1 (en) | 2003-09-19 | 2005-03-24 | Farnworth Warren M. | Method and apparatus for supporting wafers for die singulation and subsequent handling |
US7064010B2 (en) | 2003-10-20 | 2006-06-20 | Micron Technology, Inc. | Methods of coating and singulating wafers |
US6940181B2 (en) | 2003-10-21 | 2005-09-06 | Micron Technology, Inc. | Thinned, strengthened semiconductor substrates and packages including same |
US20060261458A1 (en) | 2003-11-12 | 2006-11-23 | Amkor Technology, Inc. | Semiconductor package and manufacturing method thereof |
US7583862B2 (en) | 2003-11-26 | 2009-09-01 | Aptina Imaging Corporation | Packaged microelectronic imagers and methods of packaging microelectronic imagers |
TWI244174B (en) | 2003-12-31 | 2005-11-21 | Siliconware Precision Industries Co Ltd | Photosensitive semiconductor package and method for fabricating the same |
US7547978B2 (en) | 2004-06-14 | 2009-06-16 | Micron Technology, Inc. | Underfill and encapsulation of semiconductor assemblies with materials having differing properties |
KR100572487B1 (en) | 2004-07-07 | 2006-04-24 | 박태석 | Image sensor package and method for fabricating the same |
US7645635B2 (en) | 2004-08-16 | 2010-01-12 | Micron Technology, Inc. | Frame structure and semiconductor attach process for use therewith for fabrication of image sensor packages and the like, and resulting packages |
US7429494B2 (en) * | 2004-08-24 | 2008-09-30 | Micron Technology, Inc. | Microelectronic imagers with optical devices having integral reference features and methods for manufacturing such microelectronic imagers |
US7646075B2 (en) | 2004-08-31 | 2010-01-12 | Micron Technology, Inc. | Microelectronic imagers having front side contacts |
US7300857B2 (en) | 2004-09-02 | 2007-11-27 | Micron Technology, Inc. | Through-wafer interconnects for photoimager and memory wafers |
-
2007
- 2007-09-07 US US11/851,787 patent/US7923298B2/en active Active
-
2008
- 2008-08-28 KR KR1020107005048A patent/KR101170224B1/en active IP Right Grant
- 2008-08-28 WO PCT/US2008/074594 patent/WO2009035858A2/en active Application Filing
- 2008-09-05 TW TW097134263A patent/TWI404199B/en active
Patent Citations (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6649991B1 (en) * | 2002-04-22 | 2003-11-18 | Scientek Corp. | Image sensor semiconductor package |
US7221051B2 (en) * | 2004-01-23 | 2007-05-22 | Sharp Kabushiki Kaisha | Semiconductor device, module for optical devices, and manufacturing method of semiconductor device |
JP2006041183A (en) * | 2004-07-27 | 2006-02-09 | Fujitsu Ltd | Image pickup device |
US7253028B2 (en) * | 2004-09-24 | 2007-08-07 | Youngtek Electronics Corp. | Image sensor packaging method and structure thereof |
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
WO2009158414A1 (en) * | 2008-06-26 | 2009-12-30 | Aptina Imaging Corporation | Microelectronic imagers with stacked lens assemblies and processess for wafer-level packaging of microelectronic imagers |
US9171780B2 (en) | 2013-11-25 | 2015-10-27 | Samsung Electro-Mechanics Co., Ltd. | Method for manufacturing semiconductor package |
Also Published As
Publication number | Publication date |
---|---|
WO2009035858A3 (en) | 2009-05-07 |
US20090068798A1 (en) | 2009-03-12 |
KR20100047886A (en) | 2010-05-10 |
TW200919713A (en) | 2009-05-01 |
KR101170224B1 (en) | 2012-08-01 |
TWI404199B (en) | 2013-08-01 |
US7923298B2 (en) | 2011-04-12 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US7923298B2 (en) | Imager die package and methods of packaging an imager die on a temporary carrier | |
US7919410B2 (en) | Packaging methods for imager devices | |
US7645635B2 (en) | Frame structure and semiconductor attach process for use therewith for fabrication of image sensor packages and the like, and resulting packages | |
US7169645B2 (en) | Methods of fabrication of package assemblies for optically interactive electronic devices | |
US8536672B2 (en) | Image sensor package and fabrication method thereof | |
US8828777B2 (en) | Wafer level image sensor packaging structure and manufacturing method of the same | |
US7405100B1 (en) | Packaging of a semiconductor device with a non-opaque cover | |
US9525002B2 (en) | Image sensor device with sensing surface cavity and related methods | |
US8110884B2 (en) | Methods of packaging imager devices and optics modules, and resulting assemblies | |
US20090085134A1 (en) | Wafer-level image sensor module, method of manufacturing the same, and camera module | |
JP2004296453A (en) | Solid-state imaging device, semiconductor wafer, optical device module, method of manufacturing the solid-state imaging device, and method of manufacturing the optical device module | |
US20120194915A1 (en) | Lens assembly and method for forming the same | |
US7858446B2 (en) | Sensor-type semiconductor package and fabrication method thereof | |
JP2007317719A (en) | Imaging device and its manufacturing method | |
US20110073975A1 (en) | Semiconductor device, electronic apparatus, and manufacturing methods thereof | |
CN212676266U (en) | Semiconductor package | |
US20150001111A1 (en) | Optical package with recess in transparent cover | |
US11462580B2 (en) | Image sensor packages and related methods | |
US11063078B2 (en) | Anti-flare semiconductor packages and related methods | |
EP3471146B1 (en) | Method for manufacturing an optical sensor and optical sensor | |
US7696008B2 (en) | Wafer-level chip packaging process and chip package structure | |
US20230063200A1 (en) | Sidewall protected image sensor package | |
US20210167112A1 (en) | Fanout wafer level package for optical devices and related methods | |
KR20240000960A (en) | Manufacturing method of image sensor package |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
121 | Ep: the epo has been informed by wipo that ep was designated in this application |
Ref document number: 08798867 Country of ref document: EP Kind code of ref document: A2 |
|
ENP | Entry into the national phase |
Ref document number: 20107005048 Country of ref document: KR Kind code of ref document: A |
|
NENP | Non-entry into the national phase |
Ref country code: DE |
|
122 | Ep: pct application non-entry in european phase |
Ref document number: 08798867 Country of ref document: EP Kind code of ref document: A2 |