WO2009053963A2 - Methods for adaptively programming flash memory devices and flash memory systems incorporating same - Google Patents

Methods for adaptively programming flash memory devices and flash memory systems incorporating same Download PDF

Info

Publication number
WO2009053963A2
WO2009053963A2 PCT/IL2008/001242 IL2008001242W WO2009053963A2 WO 2009053963 A2 WO2009053963 A2 WO 2009053963A2 IL 2008001242 W IL2008001242 W IL 2008001242W WO 2009053963 A2 WO2009053963 A2 WO 2009053963A2
Authority
WO
WIPO (PCT)
Prior art keywords
programming
flash memory
row
cell
program
Prior art date
Application number
PCT/IL2008/001242
Other languages
French (fr)
Other versions
WO2009053963A3 (en
Inventor
Hanan Weingarten
Erez Sabbag
Michael Katz
Original Assignee
Densbits Technologies Ltd.
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Densbits Technologies Ltd. filed Critical Densbits Technologies Ltd.
Priority to US12/596,680 priority Critical patent/US8694715B2/en
Publication of WO2009053963A2 publication Critical patent/WO2009053963A2/en
Publication of WO2009053963A3 publication Critical patent/WO2009053963A3/en
Priority to US13/956,260 priority patent/US8799563B2/en

Links

Classifications

    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C16/00Erasable programmable read-only memories
    • G11C16/02Erasable programmable read-only memories electrically programmable
    • G11C16/06Auxiliary circuits, e.g. for writing into memory
    • G11C16/10Programming or data input circuits
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C11/00Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
    • G11C11/56Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using storage elements with more than two stable states represented by steps, e.g. of voltage, current, phase, frequency
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C11/00Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
    • G11C11/56Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using storage elements with more than two stable states represented by steps, e.g. of voltage, current, phase, frequency
    • G11C11/5621Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using storage elements with more than two stable states represented by steps, e.g. of voltage, current, phase, frequency using charge storage in a floating gate
    • G11C11/5628Programming or writing circuits; Data input circuits
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C11/00Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
    • G11C11/56Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using storage elements with more than two stable states represented by steps, e.g. of voltage, current, phase, frequency
    • G11C11/5678Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using storage elements with more than two stable states represented by steps, e.g. of voltage, current, phase, frequency using amorphous/crystalline phase transition storage elements
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C13/00Digital stores characterised by the use of storage elements not covered by groups G11C11/00, G11C23/00, or G11C25/00
    • G11C13/0002Digital stores characterised by the use of storage elements not covered by groups G11C11/00, G11C23/00, or G11C25/00 using resistive RAM [RRAM] elements
    • G11C13/0004Digital stores characterised by the use of storage elements not covered by groups G11C11/00, G11C23/00, or G11C25/00 using resistive RAM [RRAM] elements comprising amorphous/crystalline phase transition cells
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C13/00Digital stores characterised by the use of storage elements not covered by groups G11C11/00, G11C23/00, or G11C25/00
    • G11C13/0002Digital stores characterised by the use of storage elements not covered by groups G11C11/00, G11C23/00, or G11C25/00 using resistive RAM [RRAM] elements
    • G11C13/0021Auxiliary circuits
    • G11C13/0064Verifying circuits or methods
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C13/00Digital stores characterised by the use of storage elements not covered by groups G11C11/00, G11C23/00, or G11C25/00
    • G11C13/0002Digital stores characterised by the use of storage elements not covered by groups G11C11/00, G11C23/00, or G11C25/00 using resistive RAM [RRAM] elements
    • G11C13/0021Auxiliary circuits
    • G11C13/0069Writing or programming circuits or methods
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C2211/00Indexing scheme relating to digital stores characterized by the use of particular electric or magnetic storage elements; Storage elements therefor
    • G11C2211/56Indexing scheme relating to G11C11/56 and sub-groups for features not covered by these groups
    • G11C2211/562Multilevel memory programming aspects
    • G11C2211/5621Multilevel programming verification
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C2211/00Indexing scheme relating to digital stores characterized by the use of particular electric or magnetic storage elements; Storage elements therefor
    • G11C2211/56Indexing scheme relating to G11C11/56 and sub-groups for features not covered by these groups
    • G11C2211/564Miscellaneous aspects
    • G11C2211/5641Multilevel memory having cells with different number of storage levels

Definitions

  • the present invention relates generally to flash memory devices and more particularly to programming thereof.
  • Bit error rate (BER) a parameter that a flash memory device manufacturer commits to vis a vis its customers, expressing the maximum proportion of wrongly read bits (wrongly read bits/ total number of bits) that users of the flash memory device need to expect at an ⁇ ' time during the stipulated lifetime of the flash memory device e.g. 10 years.
  • Block a set of flash memory device cells which must, due to physical limitations of the flash memory device, be erased together. Also termed erase sector, erase block.
  • Cell A component of flash memory that stores one bit of information (in single-level cell devices) or n bits of information (in a multi-level device having 2 exp n levels).
  • each cell comprises a floating-gate transistor, n may or may not be an integer.
  • Multi-level means that the physical levels in the cell are, to an acceptable level of certainty, statistically partitionable into multiple distinguishable regions, plus a region corresponding to zero, such that digital values each comprising multiple bits can be represented by the cell.
  • the physical levels in the cell are assumed to be statistically partitionable into only two regions, one corresponding to zero and one other, non-zero region, such that only one bit can be represented by a single-level cell.
  • Charge level the measured voltage of a cell which reflects its electric charge.
  • Decision regions Regions extending between adjacent decision levels, e.g. if decision levels are 0, 2 and 4 volts respectively, the decision regions are under 0 V 5 0 V - 2 V, 2V- 4 V 5 and over 4 V.
  • Demapping basic cell-level reading function in which a digital n-tuple originally received from an outside application is derived from a physical value representing a physical state in the cell having a predetermined correspondence to the digital n-tuple.
  • Digital value or "logical value” n-tuple of bits represented by a cell in flash memory capable of generating 2 exp n distinguishable levels of a typically continuous physical value such as charge , where n may or may not be an integer.
  • Erase cycle The relatively slow process of erasing a block of cells (erase sector), each block typically comprising more than one page, or, in certain non-flash memory devices, of erasing a single cell or the duration of so doing.
  • Erase-write cycle The process of erasing a block of cells (erase sector), each block typically comprising a plurality of pages, and subsequently writing new data into at least some of them.
  • program and “write” are used herein generally interchangeably.
  • Flash memory Non-volatile computer memory including cells that are erased block by block, each block typically comprising more than one page, but are written into and read from, page by page. Includes NOR-type flash memory, NAND-type flash memory, and PRAM, e.g. Samsung PRAM, inter alia, and flash memory devices with any suitable number of levels per cell, such as but not limited to 2, 4, or 8.
  • Logical page a portion of typically sequential data, whose amount is typically less than or equal to a predetermined amount of data defined to be a pageful of data, which has typically been defined by a host (data source/destination) or user thereof, as a page, and which is sent by the host to a flash memory device for storage and is subsequently read by the host from the flash memory device.
  • Mapping basic cell-level writing function in which incoming digital n-tuple is mapped to a program level by inducing a program level in the cell, having a predetermined correspondence to the incoming logical value.
  • Physical Page A portion, typically 512 or 2048 or 4096 bytes in size, of a flash memory e.g. a NAND or NOR flash memory device. Writing and reading is typically performed physical page by physical page, as opposed to erasing which can be performed only erase sector by erase sector. A few bytes, typically 16 — 32 for every 512 data bytes are associated with each page (typically 16, 64 or 128 per page), for storage of error correction information. A typical block may include 32 512-byte pages or 64 2048-byte pages. Alternatively, a physical page is an ordered set (e.g.
  • the set typically comprising a predetermined number of typically physically adjacent flash memory cells containing actual data written by and subsequently read by the host, as well as, typical error correction information and back pointers used for recognizing the true address of a page.
  • Charge level The amount of charge in the cell. The amount of charge currently existing in a cell, at the present time, as opposed to "program level", the amount of charge originally induced in the cell (i.e. at the end of programming).
  • Program level (programmed level, programming level): amount of charge originally induced in a cell to represent a given logical value, as opposed to "present level”.
  • Reliability Reliability of a flash memory device may be operationalized as the probability that a worst-case logical page written and stored in that device for a predetermined long time period such as 10 years will be successfully read i.e. that sufficiently few errors, if any, will be present in the physical page/s storing each logical page such that the error code appended to the logical page will suffice to overcome those few errors.
  • Np An aspect of flash memory quality. This is typically operationalized by a reprogrammability parameter, also termed herein "Np", denoting the number of times that a flash memory can be re-programmed (number of erase-write cycles that the device can withstand) before the level of errors is so high as to make an unacceptably high proportion of those errors irrecoverable given a predetermined amount of memory devoted to redundancy.
  • Np a reprogrammability parameter
  • recoverability is investigated following a conventional aging simulation process which simulates or approximates the data degradation effect that a predetermined time period e.g. a 10 year period has on the flash memory device, in an attempt to accommodate for a period of up to 10 years between writing of data in flash memory and reading of the data therefrom.
  • Retention Retention of original physical levels induced in the flash memory cells despite time which has elapsed and despite previous erase/write cycles; retention is typically below 100% resulting hi deterioration of original physical levels into present levels.
  • Retention time The amount of time that data has been stored in a flash device, typically without, or substantially without, voltage having been supplied to the flash device i.e. the time which elapses between programming of a page and reading of the same page.
  • Threshold level or “decision level” the voltage (e.g.) against which the charge level of a cell is measured.
  • a cell may be said to store a particular digital n- tuple D if the charge level or other physical level of the cell falls between two threshold values T.
  • Code rate ratio of redundancy bits to data bits in flash memory.
  • Data cells cells storing data provided by host as opposed to "non-data cells" which do not store host-provided data, and may, for example, store instead error correction information, management information, redundancy information, spare bits or parity bits.
  • Logical page a set of bits defined as a page typically having a unique page address, by a host external to a flash memory device.
  • row and column refer to rows of cells and columns of cells, respectively and are not references to sub-divisions of a logical page.
  • MSB is used herein to denote the bit which is programmed into a multi-level cell, storing several bits, first.
  • LSB is used herein to denote the bit which is programmed into the multi-level cell, last.
  • CSB is used herein to denote the bit which is programmed into a 3-level cell, storing 3 bits, second, i.e. after the MSB and before the LSB. It is appreciated that more generally, e.g. if the multi-level cell stores 4 or more levels, there are more than one CSB and use of the term "CSB” herein, which implies that the cell is a 3-level cell, is merely by way of example and is not intended to be limiting.
  • a logical page is a set of bytes which is meaningful to an application.
  • the location of a logical page in memory is termed herein a physical page. This location may comprise certain cells in their entirety, or, more commonly, may comprise only one or some bits within certain cells.
  • the locations of each of a logical sequence of logical pages (page 0, page 1, page 2,.7) within memory is pre-determined by a suitable mapping scheme mapping logical pages into the bits of the cells of a particular erase sector (block) in flash memory.
  • Bit errors are those errors found in the physical page corresponding to a logical page, which typically are corrected using ECC (error correction code) such that the page is successfully reconstructed despite these errors.
  • ECC error correction code
  • reading threshold and “detection threshold” are used generally interchangeably.
  • programming comprises the following operations: Take as input a sequence of bits to be stored in memory, transform respectively into “programmed values” which are physical values which are taken to represent these bits and induce the programmed values in cells of flash memory, resulting in physical values which cluster around the programmed values respectively.
  • program in this application does not necessarily include the process of coding e.g. error correction coding in which redundancy bits are added.
  • programming is a final procedure which transforms a sequence of binary logical values which have previously undergone processes such as scrambling, addition of CRC, and coding.
  • a programming process is a method for inducing given programmed values in flash memory cells.
  • the programming process involves a sequence of voltage pulses applied to a flash memory cell, each pulse increasing the voltage level of the cell. After each such pulse, the process may determine whether or not to continue, depending on whether the programmed value has been achieved.
  • Degradation state is a changing characteristic of a flash memory device indicating the quality of storage provided by the device, e.g. the accuracy of data retrieved from the device.
  • a “duration controlling parameter” is a parameter which is monotonically related to the duration of programming (i.e. the duration controlling parameter is either a monotonically increasing function of the duration or a monotonically decreasing function of the duration) to the extent that the duration controlling parameter is increased, the duration either increases (if the parameter is an increasing function of the duration) or decreases (if the parameter is a decreasing function of the duration) such that a range of desired decreases of the duration is achievable by suitable modification of the duration controlling parameter.
  • the term “Even row-half refers to cells within a physical flash memory row whose indices are even numbers e.g. cells 0, 2, 4, ... in a particular row.
  • odd row-half refers to cells within a physical flash memory row whose indices are odd numbers e.g. cells 1 , 3, 5, ... in a particular row.
  • Bits of a logical page are usually mapped to a particular bit position (such as the MSB, CSB or LSB position) of all cells in a particular even row-half or odd row-half.
  • the number of bits per page typically equals the number of cells in a row-half and therefore if each cell is an 8- level cell which stores 3 bits then there are 3 logical pages stored in each row-half.
  • the particular row-half in which it is stored, and the particular bit within the row-half in which it resides are typically determined by what is available.
  • Certain embodiments of the present invention seek to provide improved methods and systems for programming flash memory.
  • Certain embodiments of the present invention seek to solve a problem which includes increasing efficiency of programming e.g. by increasing Incremental Step pulse Programming when possible.
  • Certain embodiments of the present invention seek to solve a problem which includes compensating for poor quality rows, e.g. by selecting row-appropriate program levels.
  • programming proceeds at least partly according to situational characteristics such as but not limited to the degradation state of the flash device.
  • situational characteristics such as but not limited to the degradation state of the flash device.
  • the manner in which a given digital sequence is programmed to a flash memory device changes in accordance with gathered situational information such as but not limited to a fluctuating state of the flash memory, whether at the cell level, page level, erase sector level or device level.
  • the manner in which a sequence is programmed may or may not additionally depend on the data content of that sequence.
  • a method for programming a plurality of data sequences into a corresponding plurality of flash memory functional units using a programming process having at least one selectable programming duration-controlling parameter controlling the duration of the programming process for a given data sequence comprising providing at least one indication of at least one varying situational characteristic and determining a value for the at least one selectable programming duration-controlling parameter controlling the duration of the programming process for a given data sequence, for each flash memory functional unit, depending at least partly on the indication of the varying characteristic; and, for each individual flash memory functional unit from among the plurality of flash memory functional units, programming a sequence of bits into the individual flash memory functional unit using a programming process having at least one selectable parameter, the at least one selectable parameter being set at the value determined for the individual flash memory functional unit.
  • the varying situational characteristic comprises a varying characteristic of each flash memory functional unit from among the plurality of flash memory functional units.
  • the varying situational characteristic comprises at least one characteristic of an application to which a flash memory functional unit has been assigned.
  • the characteristic of the application comprises the duration of time for which information in the flash memory functional unit is to be maintained.
  • the varying characteristic comprises a degradation state.
  • the at least one indication comprises a cycle count of an individual flash memory functional unit.
  • the programming process comprises generating at least two pulses and wherein the selectable parameter comprises the difference between the voltages of the two pulses.
  • the flash memory functional unit comprises an entire flash memory device.
  • the flash memory functional unit comprises an erase sector. Also in accordance with at least one embodiment of the present invention, the flash memory functional unit comprises at least one row in a flash memory erase sector.
  • a system for programming a plurality of data sequences using a programming process having at least one selectable programming duration-controlling parameter controlling the duration of the programming process for a given data sequence comprising a plurality of flash memory functional units into which the plurality of data sequences are to be programmed, a situational analyzer operative to provide at least one indication of at least one varying situational characteristic and to determine a value for the at least one selectable programming duration-controlling parameter controlling the duration of the programming process for a given data sequence, for each flash memory functional unit, depending at least partly on the indication of the varying characteristic; and a bit sequence programmer operative, for each individual flash memory functional unit from among the plurality of flash memory functional units, to program a sequence of bits into the individual flash memory functional unit using a programming process having at least one selectable parameter which is set at the value determined for the individual flash memory functional unit.
  • a method for rapidly programming at least two bits per cell, in a population of pages belonging to respective erase sectors in flash memory, the population of pages defining a . multiplicity of cells comprising, for at least one cell, initially programming at least one first bit into the cell thereby to induce one of a first plurality of program levels in the cell, the first plurality of program levels including an erase level, and subsequently programming at least one second bit into the cell, thereby to induce one of a second plurality of program levels in the cell, the second plurality exceeding the first plurality in number, wherein the second plurality of program levels includes at least one of the program levels in the first plurality of program levels other than the erase level.
  • the second plurality of program levels includes all of the program levels in the first plurality of program levels.
  • the at least one cell comprises only cells in pages belonging to erase sectors having a predeterminedly low cycle count.
  • the at least one cell comprises all cells in pages belonging to erase sectors having a predeterminedly low cycle count.
  • a system for rapidly programming at least two bits per cell, in a population of pages belonging to respective erase sectors in flash memory, the population of pages defining a multiplicity of cells comprising a bit programmer operative to initially program at least one first bit into at least one cell thereby to induce one of a first plurality of program levels in the cell, the first plurality of program levels including an erase level, and for at least one cell, to subsequently program at least one second bit into the cell, thereby to induce one of a second plurality of program levels in the cell, the second plurality exceeding the first plurality in number, wherein the second plurality of program levels includes at least one of the program levels in the first plurality of program levels other than the erase level.
  • a method for programming data into a first plurality of rows within a second plurality of erase sectors of a flash memory device using a programming process having at least one selectable parameter comprising characterizing each of at least one row subsets, each row subset comprising at least one row from among the first plurality of rows, thereby to generate at least one row subset characteristic value and programming data into at least a portion of at least one individual row belonging to at least one row subset, using a programming process having at least one selectable parameter, the at least one selectable parameter being set at least partly in accordance with the row subset characteristic value characterizing a row subset to which the individual row belongs.
  • the first subset having just one member: the first row from among the 32 (say) rows in the erase sector
  • the second subset also having just one member: the last row in the erase sector
  • the third subset comprising the remaining rows in the erase sector (30 rows if the erase sector includes 32 rows).
  • the at least one row subset comprises a third plurality of row subsets partitioning the first plurality of rows.
  • each individual row subset within the third plurality of row subsets comprises a set of rows having an individual row position within erase sectors to which the set of rows respectively belong.
  • the at least one selectable parameter comprises at least one program level of at least one cell.
  • the at least one selectable parameter comprises an Incremental Step pulse Programming step voltage.
  • the row subset characteristic value is indicative of quality of storage provided by at least one row in the subset. Additionally in accordance with at least one embodiment of the present invention, if the row subset characteristic value indicates that a row's quality of storage is low, a low Incremental Step pulse Programming programming pulse is used and if the row characteristic value indicates that a row's quality of storage is high, a high Incremental Step pulse Programming programming pulse is used.
  • a system for programming data into a first plurality of rows within a second plurality of erase sectors of a flash memory device using a programming process having at least one selectable parameter comprising a row subset analyzer operative to characterize each of at least one row subsets, each row subset comprising at least one row from among the first plurality of rows, thereby to generate at least one row subset characteristic value; and a row subset-dependent programmer operative to program data into at least a portion of at least one individual row belonging to at least one row subset, using a programming process having at least one selectable parameter, the at least one selectable parameter being set at least partly in accordance with the row subset characteristic value characterizing a row subset to which the individual row belongs.
  • processors Any suitable processor, display and input means may be used to process, display, store and accept information, including computer programs, in accordance with some or all of the teachings of the present invention, such as but not limited to a conventional personal computer processor, workstation or other programmable device or computer or electronic computing device, either general-purpose or specifically constructed, for processing; a display screen and/or printer and/or speaker for displaying; machine-readable memory such as optical disks, CDROMs, magnetic- optical discs or other discs; RAMs, ROMs, EPROMs, EEPROMs, magnetic or optical or other cards, for storing, and keyboard or mouse for accepting.
  • the term "process” as used above is intended to include any type of computation or manipulation or transformation of data represented as physical, e.g. electronic, phenomena which may occur or reside e.g. within registers and /or memories of a computer.
  • the above devices may communicate via any conventional wired or wireless digital communication means, e.g. via a wired or cellular telephone network or a computer network such as the Internet.
  • the apparatus of the present invention may include, according to certain embodiments of the invention, machine readable memory containing or otherwise storing a program of instructions which, when executed by the machine, implements some or all of the apparatus, methods, features and functionalities of the invention shown and described herein.
  • the apparatus of the present invention may include, according to certain embodiments of the invention, a program as above which may be written in any conventional programming language, and optionally a machine for executing the program such as but not limited to a general purpose computer which may optionally be configured or activated in accordance with the teachings of the present invention.
  • sociating refers to the action and/or processes of a computer or computing system, or processor or similar electronic computing device, that manipulate and/or transform data represented as physical, such as electronic, quantities within the computing system's registers and/or memories, into other data similarly represented as physical quantities within the computing system's memories, registers or other such information storage, transmission or display devices.
  • Fig. 1 is a prior art graph of a theoretical probability density function of program levels as a function of a flash memory cell's voltage
  • Fig. 2 is a prior art diagram of a procedure for writing program levels in stages, where in each stage only a single bit is programmed, the procedure being suitable for a flash memory device storing 3 bits per cell;
  • FIG. 3 is a simplified flowchart illustration of an adaptive programming method operative in accordance with certain embodiments of the present invention.
  • Fig. 4 is a simplified flowchart illustration of a method for performing the page-holding row number computation step of Fig. 3, the method being operative in accordance with certain embodiments of the present invention
  • Fig. 5 is a page-to-row table used by the method of Fig. 4 in accordance with certain embodiments of the present invention.
  • Fig. 6 is a simplified flowchart illustration of a method for performing the cycle count index computing step of Fig. 3, the method being operative in accordance with certain embodiments of the present invention
  • Fig. 7 is a simplified flowchart illustration of a method for performing the program level and Incremental Step pulse Programming value setting step of Fig. 3, the method being operative in accordance with certain embodiments of the present invention
  • Fig. 8 is a simplified flowchart illustration of a method for performing the page type determination step of Fig. 3, the method being operative in accordance with certain embodiments of the present invention
  • Fig. 9 is a page-to-type table useful in accordance with certain embodiments of the present invention.
  • Fig. 10 is a simplified flowchart illustration of an MSB programming method useful in implementing certain embodiments of the present invention
  • Fig. 11 is a simplified flowchart illustration of a method for performing the
  • Fig. 12 is a simplified flowchart illustration of a cycle-count dependent CSB programming method suitable for cells with a high cycle count, the method being operative in accordance with certain embodiments of the present invention
  • Fig. 13 is a simplified flowchart illustration of a cycle-count depending CSB programming method suitable for cells with a low cycle count, the method being operative in accordance with certain embodiments of the present invention
  • Fig. 14 is a simplified flowchart illustration of a method for performing the LSB programming step of Fig. 3, the method being operative in accordance with certain embodiments of the present invention.
  • Fig. 15 is a simplified flowchart illustration of a cycle-count dependent LSB programming method suitable for cells with a low cycle count, the method being operative in accordance with certain embodiments of the present invention
  • Fig. 16 is a simplified flowchart illustration of a cycle-count dependent LSB programming method suitable for cells with a high cycle count, the method being operative in accordance with certain embodiments of the present invention
  • Fig. 17 is a simplified flowchart illustration of a cell programming method useful in implementing each of the cell programming operations illustrated herein e.g. in Figs. 10, 12 - 13, 15 - 16, all in accordance with certain embodiments of the present invention;
  • Fig. 18 is a table holding adaptive programming parameters for even pages which is useful in accordance with certain embodiments of the present invention
  • Fig. 19 is a table holding adaptive programming parameters for odd pages which is useful in accordance with certain embodiments of the present invention.
  • Fig. 20 is a simplified functional block diagram of an adaptively programming controller which programs Incremental Step pulse Programming step voltage and/or performs skipped and/or row-dependent programming and which is constructed and operative in accordance with certain embodiments of the present invention.
  • Fig. 21 is a simplified functional block diagram of flash memory apparatus incorporating the controller of Fig. 20 which is constructed and operative in accordance with certain embodiments of the present invention.
  • Flash memory devices store information as charge in "cells", each made of either a floating gate transistor or an NROM transistor.
  • each cell stores only one bit of information.
  • Multi-level cell (MLC) devices can store more than one bit per cell by choosing between multiple levels of electrical charge to apply to the floating gates of their cells.
  • the amount of charge (also known as charge level) is then measured by a detector, by comparing the voltage of the transistor gate (also known as charge level and denoted V T ) to a decision threshold voltage (also known as charge level boundary point and denoted Vp).
  • V T voltage of the transistor gate
  • Vp decision threshold voltage
  • the amount of charge is then used to determine the programmed level (logical value) of the cell.
  • Fig. 1 illustrates an example of the eight (8) separate probability distributions of a cell which can be programmed with one of eight (8) corresponding program levels (111 , 110 , 100 , 101 , 001 , 000 , 010 , and 011, respectively).
  • the Y-axis represents the probability that the cell is programmed to the corresponding level, given the value of the charge level VT (represented by the x- axis).
  • the cell's programmed level may be determined using several methods.
  • One method is to apply a voltage to the cell's gate and measure if the cell conducts current.
  • the cell has a certain threshold voltage such that if voltage above that threshold is applied to the gate, the gate will conduct. Below that threshold voltage the gate does not conduct current, or conducts a small amount of current, below a certain demarcation level. As the amount of charge in the cell changes this threshold voltage, the charge may be inferred by determining at which voltage the cell starts to conduct current.
  • the programmed level is determined by iteratively applying different voltages to the gate and measuring whether the cells conduct or not.
  • Another method is based on the fact that when applying a voltage above the threshold voltage, the cell conducts current and the amount of current depends on the difference between the applied voltage and the threshold voltage. As the threshold voltage changes as a function of the amount of charge in the cell, the programmed level may be inferred by measuring the current going through the cell.
  • a programmed level may therefore be obtained by simultaneously comparing the conducted current with a given set of fixed currents distinguishing between all programmed levels.
  • each cell's programmed level may be determined by simultaneously comparing the VT level against several decision threshold levels (detection thresholds). For example, if there are eight (8) possible programmed levels, the cell's V T is simultaneously compared against seven decision threshold levels which divide the voltage axis into eight (8) regions, as demonstrated in Fig. 1.
  • each cell can store more than one bit per cell.
  • the program levels may be written in stages, where in each stage only a single bit is programmed. This procedure is depicted in prior art Fig. 2 for a flash memory device storing 3 bits per cell.
  • MSB most significant bit
  • a single program level in addition to the erase level. If the MSB of the cell equals 1 , no programming is done and the cell remains in the erase state. Otherwise, if the MSB of the cell equals 0, the cell is programmed to a positive program level, namely P 1 ⁇ 1 .
  • the programming procedure for the MSB is depicted in Fig. 10.
  • LSB least significant bit
  • the cell is in program level P 2;1 (corresponding to the MSB and CSB being equal to 1 and 0, respectively) then if the value of the LSB equals 0, the cell is programmed to program level P 3 , 2 , and if the value of the LSB equals 1, the cell is programmed to program level P 3 , 3 . If the cell is in program level P 22 (corresponding to the MSB and CSB being equal to 0 and 0, respectively) then if the value of the LSB equals 1, the cell is programmed to program level P 3;4 , and if the value of the LSB equals 0, the cell is programmed to program level P 3 ⁇ .
  • the cell is in program level P 2 , 3 (corresponding to the MSB and CSB being equal to 0 and 1, respectively) then if the value of the LSB equals 0, the cell is programmed to program level P 3 ⁇ , and if the value of the LSB equals 1, the cell is programmed to program level P 3;7 .
  • the programming procedure for the LSB is depicted in Fig. 16.
  • One advantage to programming the cells in such a way is that this reduces the effects of coupling between adjacent cells in the memory an ⁇ If, at each time, only one bit is programmed to a cell, then the changes in threshold voltage occur only within a small voltage window. This reduces the interference which adjacent cells experience due to the programming of their neighboring cells.
  • the procedure outlined above is typically referred to as decoupling.
  • programming of a cell to a given threshold voltage involves applying a sequence of program pulses with increasing levels of voltage on the cell's gate - causing the insertion of electric charge into the floating gate. After each pulse is applied, the threshold level of the cell is measured. If the target level has been reached, no further program pulses are applied to this cell. If, on the other hand, the target threshold voltage has not been reached, the program pulses are continued.
  • Incremental Step pulse Programming Such a scheme is known as Incremental Step pulse Programming (ISPP) and is described e.g. in the above-referenced Brewer and Gill publication.
  • ISPP Incremental Step pulse Programming
  • each subsequent pulse, if any, is incremented in (e.g., ⁇ 0.5 V) steps up to a higher voltage (e.g., 20 V)
  • a higher voltage e.g. 20 V
  • the Incremental Step pulse Programming step parameter influences both the programming speed and the narrowness of the program level distribution.
  • a higher value of the Incremental Step pulse Programming step enables the cells to reach their target threshold voltage or charge level after a smaller number of programming pulses, hence the programming speed increases.
  • the larger step will also cause some cells to be programmed further away from the target program level, thus resulting in a wider distribution of the cell's threshold voltages.
  • a lower Incremental Step pulse Programming step voltage achieves a tighter Vt distribution while lengthening the program time.
  • different Incremental Step pulse Programming steps may be used to program the MSB, CSB, or LSB.
  • MSB since only two program levels are present, a larger standard deviation (STD) can be tolerated, and so a larger Incremental Step pulse Programming step voltage may be used.
  • STD standard deviation
  • CSB slightly smaller Incremental Step pulse Programming voltages may be employed to keep the standard deviation at a level which is acceptable for the error correcting code.
  • programming of the LSB typically employs the smallest Incremental Step pulse Programming step.
  • the relative sizes of the standard deviations of the program level distributions corresponding to MSB, CSB, and LSB are represented in Fig. 2 by their relative thicknesses.
  • Certain embodiments of the present invention seek to expedite the programming of a flash memory device by employing cycle based adaptive programming.
  • Certain embodiments of the present invention seek to expedite programming of a flash memory device by employing skipped programming.
  • Certain embodiments of the present invention seek to compensate for poor quality rows, e.g. by selecting row-appropriate program levels.
  • Certain embodiments of the present invention seek to expedite programming of MLC flash memory devices.
  • One such embodiment includes adaptively changing the programming parameters as a function of the cycle count of the device. Specifically, devices, or sectors within a device, which have undergone a small number of program/erase cycles and hence are less susceptible to future retention effects, are programmed using high Incremental Step pulse Programming step voltage. As the number of program/erase cycles increases, such that the expected deterioration due to retention increases as well, programming is done more accurately using lower Incremental Step pulse Programming step voltages. Finally, when the cycle count of a device reaches, say, several hundred, the Incremental Step pulse Programming step with smallest voltage is typically used, if it is desired to restrict the expected impact of retention to the minimum required for successful reading.
  • Another MLC flash programming expediting embodiment includes skipping the programming of certain program levels and using instead the program levels of the previous stage. Specifically, the positive program level of the MSB is chosen as a subset of the program levels of the CSB 5 and the positive program levels of the CSB are chosen as a subset of the program levels of the LSB. This conserves time associated with the programming whenever the desired program level is just the one in which the cell is already programmed.
  • Certain embodiments of the present invention seek to improve the read efficiency of the flash device by employing row-based adaptive programming. These embodiments may include adaptively changing the programming parameters as a function of the row number within the erase sector in which the data is written. Specifically, rows within an erase sector which exhibit a shift of the means of their program level distributions with respect to other rows within the erase sector are programmed with different program levels than the other rows in the erase sector.
  • the row based adaptive programming causes the statistical behavior of the program levels of all the rows in the erase sector to appear the same when read is carried out on this erase sector.
  • the applicability of row-based adaptive programming is not limited to situations in which certain rows have inherently poor quality and instead, is more generally applicable to any situation in certain rows within one erase sector, which behave very non-uniformly when they are read.
  • conflicting considerations may optionally cause Incremental Step pulse Programming steps with larger voltages to be used, at times, even when the cycle count is large. Conversely, conflicting considerations may optionally cause Incremental Step pulse Programming steps with smaller voltages to be used, at times, even when the cycle count is still small.
  • the invention shown and described herein is intended to include any applications in which the cycle count is one of the considerations, although perhaps not the sole consideration, governing the voltage level of programming pulses.
  • a baseline system of a flash memory device where each cell has 8 possible charge levels (or program levels), thus storing 3 bits per cell, and where each erase sector contains 32 rows. That said, this invention is also applicable to flash devices with less or more charge levels and / or less or more rows per erase sector.
  • Each of the 3 bits may be programmed separately using different programming pulses and different Incremental Step pulse Programming step voltages.
  • Fig. 3 is a simplified flowchart illustration of a adaptive programming method operative in accordance with certain embodiments of the present invention.
  • Fig. 4 is a simplified flowchart illustration of a method for performing the page-holding row number computation step 602 of Fig. 3, the method being operative in accordance with certain embodiments of the present invention.
  • Fig. 5 is a page-to-row table used by the method of Fig. 4 in accordance with certain embodiments of the present invention.
  • Fig. 6 is a simplified flowchart illustration of a method for performing the cycle count index computing step 605 of Fig. 3, the method being operative in accordance with certain embodiments of the present invention.
  • Fig. 7 is a simplified flowchart illustration of a method for performing the program level and Incremental Step pulse Programming value setting step 610 of Fig. 3, the method being operative in accordance with certain embodiments of the present invention.
  • Fig. 8 is a simplified flowchart illustration of a method for performing the page type determination step 615 of Fig. 3, the method being operative in accordance with certain embodiments of the present invention.
  • An example of the page-to-type lookup table used by step 1210 in Fig. 8 is shown in Fig. 9.
  • Fig. 10 is a simplified flowchart illustration of a method for performing the MSB programming step 630 of Fig. 3.
  • Fig. 11 is a simplified flowchart illustration of a method for performing the CSB programming step 635 of Fig. 3.
  • Fig. 12 is a simplified flowchart illustration of a cycle-count dependent CSB programming method suitable for cells with a high cycle count, the method being operative in accordance with certain embodiments of the present invention to implement step
  • Fig. 13 is a simplified flowchart illustration of a cycle-count depending CSB programming method suitable for cells with a low cycle count, the method being operative in accordance with certain embodiments of the present invention to implement step 1370 of Fig. 11.
  • Fig. 14 is a simplified flowchart illustration of a method for performing the LSB programming step 640 of Fig. 3.
  • Fig. 15 is a simplified flowchart illustration of a cycle-count dependent LSB programming method suitable for cells with a low cycle count, the method being operative in accordance with certain embodiments of the present invention to implement step 1784 of Fig. 14.
  • Fig. 16 is a simplified flowchart illustration of a cycle-count dependent LSB programming method suitable for cells with a high cycle count, the method being operative in accordance with certain embodiments of the present invention to implement step 1786 of Fig. 14.
  • Fig. 17 is a simplified flowchart illustration of a cell programming method useful in implementing each of the cell programming operations illustrated herein e.g. operations 1320, 1450, 1460, 1470, 1750, 1760, 1850, 1855, 1860, 1865, 2535, 2540, 2545, 2565, 2570, 2575 and 2580 in Figs. 10, 12 - 13, 15 - 16, which differ as to the program level to which the cell is to be programmed, all in accordance with certain embodiments of the present invention.
  • the controller receives a page to be written to the flash, and a page address (or number). The address also indicates to which erase sector the page belongs.
  • the controller is operative to keep track of the number of program/erase cycles each erase sector has undergone.
  • the controller computes the row number in which the page resides, e.g. using the method in Fig. 4.
  • the controller computes the cycle count index of the erase block to which the page will be written.
  • the controller sets the values for the programming parameters based on the row number or the cycle count or both.
  • the controller selects either an MSB programming process, or a CSB programming process, or an LSB programming process.
  • Incremental Step pulse Programming step voltages which were used to program CSBs can be used to program LSBs when the flash devices have undergone few, if any, program/erase cycles.
  • Fig. 18 and Fig. 19 contain programming parameters which are used, according to certain embodiments of the present invention, to program even pages and odd pages. Each row in the tables corresponds to a cycle count range. For instance, the first row whose cycle count index is 0 is used for programming flash devices which have undergone at most 200 program/erase cycles.
  • the Incremental Step pulse Programming corresponds to the Incremental Step pulse Programming step voltage used for programming the MSB, CSB, and LSB, respectively.
  • the tables in Fig. 18 and Fig. 19 are used to determine which Incremental Step pulse Programming step voltages are used. For instance, it can be seen that for devices with low cycle count, the Incremental Step pulse Programming step used to program LSB is larger for devices with low cycle counts, and conversely, the Incremental Step pulse Programming step used to program LSB is smaller for devices with large cycle count.
  • the program levels are chosen as a function of the cycle count.
  • One advantage of this embodiment is that it enables to save time in programming flash devices which were not cycled heavily, while not affecting the read performance of flash devices which were heavily cycled.
  • the programming parameters used to program a page into the flash memory are selected as a function of the row number.
  • the tables in Fig. 18 and Fig. 19 have separate columns for row 0, rows 1 - 30, and row 31.
  • the controller prior to programming a page into the flash memory, the controller checks to which row the page is to be programmed. The controller then uses the appropriate values from the table according to the row number. In certain embodiments of this invention, if the row number is 0, the programming parameters are taken from the column designated as "Row 0". If the row number is between 1 - 30, the programming parameters are taken from the column designated as "Row 1 - 30". Finally, for pages written to rows 31, the programming parameters are taken from column "Row 31".
  • One advantage of this embodiment is in its ability to handle rows with different statistical behavior within a single erase sector in the programming stage, such that during the read operation, the rows appear statistically the same, obviating any need to calibrate read threshold for each row individually.
  • a method for skipped programming operative in accordance with certain embodiments of the present invention is now described.
  • Fig. 12 the procedure outlined in Fig. 12 for programming the CSB is altered. Specifically, the positive program level of the MSB is chosen as a subset of the program levels of the CSB.
  • Fig. 13 is a simplified flowchart illustration of a method for programming the CSB with skipped programming. As opposed to the implementation of Fig. 12, no programming is required whenever the MSB equals 0 and the CSB equals 0.
  • Fig. 16 for programming the LSB may be modified: the positive program level of the CSB may be selected as a subset of the program levels of the LSB.
  • Fig. 15 is a simplified flowchart illustration of a method for programming the LSB with skipped programming. As opposed to the implementation depicted in Fig. 16, no programming is required whenever the MSB, CSB, and LSB equal either (1, 0, 0), (0, 0, 1), or (0, I 5 0), respectively.
  • An advantage of using the skipped programming is that the total number of programming operations is reduced with respect to the standard implementation
  • the skipped programming is used only if the cycle count of the flash device is lower than some number.
  • Fig. 11 is a simplified flowchart illustration of a method for performing programming of a CSB.
  • the controller compares the cycle count of the erase sector to which the page is to be programmed. If this cycle count is lower than a threshold value L (e.g. -100), the controller uses the skipped programming method of Fig. 13. Otherwise, the controller uses the method of Fig. 12.
  • Fig. 14 is a simplified flowchart illustration of a method for performing programming of an LSB.
  • the controller compares the cycle count of the erase sector to which the page is to be programmed. If this cycle count is lower than a threshold value L (e.g. -100), the controller uses the skipped programming method of Fig. 15. Otherwise, the controller uses the method of Fig. 16.
  • One advantage of using the skipped programming when the cycle count of the flash device is low may be that the total number of programming operations may be reduced, relative to conventional implementations, whenever the cycle count of the device is relatively low.
  • the cycle count is low, some of the program levels distribution lobes of Fig. 1 can be allowed to be "thick", since the expected widening of the distribution due to retention is expected to be limited.
  • the thresholds governing the skipped programming usage can be set differently for either the CSB programming or the LSB programming depending on the particular behavior of the NAND flash device as revealed by offline experiments.
  • Fig. 20 is a simplified functional block diagram of an adaptively programming controller which programs Incremental Step pulse Programming step voltage and/or performs skipped and/or row-dependent programming.
  • the controller of Fig. 20 is operative to adaptively program a flash memory device e.g. by programming its Incremental Step pulse Programming step voltage as described above and/or by performing skipped programming as described above and/or by performing ro ⁇ v-dependent programming as described above.
  • Fig. 21 is a simplified functional block diagram of flash memory apparatus incorporating the controller of Fig. 20.
  • the flash memory system of Fig. 21 includes a host or outside application 3100 which interfaces, via an interface controller 3102, with a flash memory device 3105.
  • An internal microcontroller 3110 typically manages the functional units of the flash memory device 3105.
  • the storage portion of the flash memory device includes one or more typically many erase sectors 3120 each storing one or more typically many physical pages 3130 each including one or more typically many cells 3140 having more than one possible state such that logical values may be stored therein.
  • Erasing circuitry 3150 is provided to erase data from cells, writing circuitry 3160 writes data into cells, and reading circuitry 3170 reads data from cells.
  • the controller of Fig. 20 is incorporated in the external I/F controller 3102 although alternatively, some or all of the functionality of the controller of Fig. 20 may be incorporated in an internal microcontroller 3110 which is disposed internally of a flash memory device 3105.
  • the Incremental Step pulse Programming step voltage programming embodiment shown and described herein is used, the flash memory device 3105 of
  • Fig. 21 may be similar to conventional Incremental Step pulse Programming flash memory devices except that the Incremental Step pulse Programming step voltage is controllable.
  • the flash memory device 3105 may be similar to conventional flash memory devices except that a user can elect to de-activate some of the programming levels provided by the flash memory device.
  • the flash memory device 3105 may be similar to conventional flash memory devices except that the programming levels provided by the flash memory device are programmable rather than being pre-set.
  • the adaptively programming controller of Fig. 20 typically comprises a programming parameter computation unit 3020 which receives information which is used to determine programming parameters, such as page numbers and associated block cycle counts and computes programming parameter values accordingly.
  • Programming parameters may be stored in a suitable database 3200.
  • a parameter setting unit 3010 sets internal parameters residing in internal registers of flash memory device 3105, to values generated by the parameter computation unit 3020.
  • a conventional control unit 3230 controls all units.
  • software components of the present invention including programs and data may, if desired, be implemented in ROM (read only memory) form including CD-ROMs, EPROMs and EEPROMs 5 or may be stored in any other suitable computer-readable medium such as but not limited to disks of various kinds, cards of various kinds and RAMs.
  • ROM read only memory
  • EEPROMs 5 electrically erasable programmable read-only memory
  • Components described herein as software may, alternatively, be implemented wholly or partly in hardware, if desired, using conventional techniques.
  • Any data described as being stored at a specific location in memory may alternatively be stored elsewhere, in conjunction with an indication of the location in memory with which the data is associated.
  • the same may be stored within the flash memory device's internal microcontroller or within a microcontroller interfacing between the flash memory device and the host, and an indication may be stored of the specific page or erase sector associated with the cells.
  • the flash controlling apparatus controls a flash memory array and may comprise either a controller external to the flash array or a microcontroller on-board the flash array or otherwise incorporated therewithin.
  • flash memory arrays include Samsung's K9XXG08UXM series, Hynix' HY27UK08BGFM Series, Micron's MT29F64G08TAAWP or other arrays such as but not limited to NOR or phase change memory.
  • controllers which are external to the flash array they control include STMicroelectrocincs's ST7265x microcontroller family, STMicroelectrocincs's ST72681 microcontroller, and SMSCs USB97C242, Traspan Technologies' TS-4811, Chipsbank CBM2090/CBM1190.
  • Example of commercial IP software for Flash file systems are: Denali's SpectraTM NAND Flash File System, Aarsan's NAND Flash Controller IP Core and Arasan's NAND Flash File System. It is appreciated that the flash controller apparatus need not be NAND-type and can alternatively, for example, be NOR-type or phase change memory-type.
  • Flash controlling apparatus whether external or internal to the controlled flash array, typically includes the following components: a Memory Management/File system, a NAND interface (or other flash memory array interface), a Host Interface (LJSB, SD or other), error correction circuitry (ECC) typically comprising an Encoder and matching decoder, and a control system managing all of the above.
  • a Memory Management/File system typically includes the following components: a Memory Management/File system, a NAND interface (or other flash memory array interface), a Host Interface (LJSB, SD or other), error correction circuitry (ECC) typically comprising an Encoder and matching decoder, and a control system managing all of the above.
  • LJSB Host Interface
  • ECC error correction circuitry
  • the present invention may for example interface with or modify, as per any of the embodiments described herein, one, some or all of the above components.

Abstract

A method for programming a plurality of data sequences into a corresponding plurality of flash memory functional units using a programming process having at least one selectable programming duration-controlling parameter controlling the duration of the programming process for a given data sequence, the method comprising providing at least one indication of at least one varying situational characteristic and determining a value for said at least one selectable programming duration-controlling parameter controlling the duration of the programming process for a given data sequence, for each flash memory functional unit, depending at least partly on said indication of said varying characteristic; and, for each individual flash memory functional unit from among said plurality of flash memory functional units, programming a sequence of bits into said individual flash memory functional unit using a programming process having at least one selectable parameter, said at least one selectable parameter being set at said value determined for said individual flash memory functional unit.

Description

METHODS FOR AD APTIVELY PROGRAMMING FLASH MEMORY DEVICES AND FLASH MEMORY SYSTEMS INCORPORATING SAME
REFERENCE TO CO-PENDING APPLICATIONS
Priority is claimed from the following co-pending applications: US Provisional Application No. 61/129,414, filed June 25, 2008 and entitled "Improved Programming Speed in Flash Devices Using Adaptive Programming", US Provisional Application No. 61/006,805, filed January 31, 2008 and entitled "A Method for Extending the Life of Flash Devices", US Provisional Application No. 61/071,465, filed April 30, 2008 and entitled "Systems and Methods for Temporarily Retiring Memory Portions", US Provisional Application No. 60/996,782, filed December 5, 2007 and entitled "Systems and Methods for Using a Training Sequence in Flash Memory", US Provisional Application No. 61/064,853, filed March 31, 2008 and entitled "Flash Memory Device with Physical Cell Value Deterioration Accommodation and Methods Useful in Conjunction Therewith", US Provisional Application No. 61/129,608, filed July 8, 2008 and entitled "A Method for Acquiring and Tracking Detection Thresholds in Flash Devices", US Provisional Application No. 60/960,943, filed October 22, 2007 and entitled "Systems and methods to reduce errors in Solid State Disks and Large Flash Devices" and US Provisional Application No. 61/071,469, filed April 30, 2008 and entitled "Systems and Methods for Averaging Error Rates in Non-Volatile Devices and Storage Systems". Other co-pending applications include: US Provisional Application No.
60/960,207, filed September 20, 2007 and entitled "Systems and Methods for Coupling Detection in Flash Memory", US Provisional Application No. 61/071,467, filed April 30, 2008 and entitled "Improved Systems and Methods for Determining Logical Values of Coupled Flash Memory Cells", US Provisional Application No. 60/996,027, filed October 25, 2007 and entitled "Systems and Methods for Coping with Variable Bit Error Rates in Flash Devices", US Provisional Application No. 61/071,466, filed April 30, 2008 and entitled "Systems and Methods for Multiple Coding Rates in Flash Devices", US Provisional Application No. 61/006,120, filed December 19, 2007 and entitled "Systems and Methods for Coping with Multi Stage Decoding in Flash Devices", US Provisional Application No. 61/071,464, filed April 30, 2008 and entitled "A Decoder Operative to Effect A Plurality of Decoding Stages Upon Flash Memory Data and Methods Useful in Conjunction Therewith", US Provisional Application No. 61/006,385, filed January 10, 2008 and entitled "A System for Error Correction Encoder and Decoder Using the Lee Metric and Adapted to Work on Multi-Level Physical Media", US Provisional Application No. 61/064,995, filed April 8, 2008 and entitled "Systems and Methods for Error Correction and Decoding on Multi-Level Physical Media", US Provisional Application No. 60/996,948, filed December 12, 2007 and entitled "Low Power BCH/RS Decoding: a Low Power Chien-Search Implementation", US Provisional Application No. 61/071,487, filed May 1, 2008 and entitled "Chien-Search System Employing a Clock-Gating Scheme to Save Power for Error Correction Decoder and other Applications", US Provisional Application No. 61/071,468, filed April 30, 2008 and entitled "A Low Power Chien-Search Based BCH/RS Recoding System for Flash Memory, Mobile Communications Devices and Other Applications", US Provisional Application No. 61/006,806, filed January 31, 2008 and entitled "Systems and Methods for using a Erasure Coding in Flash memory", US Provisional Application No. 61/071,486, filed May 1, 2008 and entitled "Systems and Methods for Handling Immediate Data Errors in Flash Memory", US Provisional Application No. 61/006,078, filed December 18, 2007 and entitled "Systems and Methods for Multi Rate Coding in Multi Level Flash Devices", US Provisional Application No. 61/064,923, filed April 30, 2008 and entitled "Apparatus For Coding At A Plurality Of Rates In Multi-Level Flash Memory Systems, And Methods Useful In Conjunction Therewith", US Provisional Application No. 61/064,760, filed March 25, 2008 and entitled "Hardware efficient implementation of rounding in fixed-point arithmetic", US Provisional Application No. 61/071,404, filed April 28, 2008 and entitled "Apparatus and Methods for Hardware-Efficient Unbiased Rounding", US Provisional Application No. 61/136,234, filed August 20, 2008 and entitled "A Method Of Reprogramming A Non- Volatile Memory Device Without Performing An Erase Operation", and several other co-pending patent applications being filed concurrently (same day). FIELD OF THE INVENTION
The present invention relates generally to flash memory devices and more particularly to programming thereof.
BACKGROUND OF THE INVENTION
Conventional flash memory technology is described in the following publications inter alia:
[1] Paulo Cappelletti, Clara Golla, Piero Olivo, Enrico Zanoni, "Flash Memories", Kluwer Academic Publishers, 1999
[2] G. Campardo, R. Micheloni, D. Novosel, "VLSI-Design of Non- Volatile Memories", Springer Berlin Heidelberg New York, 2005
[3] US Patents 6,3301,151 to Engh et ai; 7,151,701 to Combe et al; 7,292,473 to Niset et al; and 7,355,896 to Li et al; as well as published PCT document WO 2006138333 and published European patent document EP 1833058.
[4] J. E. Brewer and M. Gill, "Nonvolatile memory technologies with emphasis on flash," IEEE press series on Microelectronic Systems, John Wiley & Sons, inc., 2008.
The disclosures of all publications and patent documents mentioned in the specification, and of the publications and patent documents cited therein directly or indirectly, are hereby incorporated by reference.
SUMMARY OF THE INVENTION
The following terms may be construed either in accordance with any definition thereof appearing in the prior art literature or in accordance with the specification, or as follows:
Bit error rate (BER) = a parameter that a flash memory device manufacturer commits to vis a vis its customers, expressing the maximum proportion of wrongly read bits (wrongly read bits/ total number of bits) that users of the flash memory device need to expect at an}' time during the stipulated lifetime of the flash memory device e.g. 10 years.
Block = a set of flash memory device cells which must, due to physical limitations of the flash memory device, be erased together. Also termed erase sector, erase block.
Cell: A component of flash memory that stores one bit of information (in single-level cell devices) or n bits of information (in a multi-level device having 2 exp n levels). Typically, each cell comprises a floating-gate transistor, n may or may not be an integer. "Multi-level" means that the physical levels in the cell are, to an acceptable level of certainty, statistically partitionable into multiple distinguishable regions, plus a region corresponding to zero, such that digital values each comprising multiple bits can be represented by the cell. In contrast, in single-level cells, the physical levels in the cell are assumed to be statistically partitionable into only two regions, one corresponding to zero and one other, non-zero region, such that only one bit can be represented by a single-level cell.
Charge level: the measured voltage of a cell which reflects its electric charge.
Cycling: Repeatedly writing new data into flash memory cells and repeatedly erasing the cells between each two writing operations. Decision regions: Regions extending between adjacent decision levels, e.g. if decision levels are 0, 2 and 4 volts respectively, the decision regions are under 0 V5 0 V - 2 V, 2V- 4 V5 and over 4 V.
Demapping: basic cell-level reading function in which a digital n-tuple originally received from an outside application is derived from a physical value representing a physical state in the cell having a predetermined correspondence to the digital n-tuple.
Digital value or "logical value": n-tuple of bits represented by a cell in flash memory capable of generating 2 exp n distinguishable levels of a typically continuous physical value such as charge , where n may or may not be an integer.
Erase cycle: The relatively slow process of erasing a block of cells (erase sector), each block typically comprising more than one page, or, in certain non-flash memory devices, of erasing a single cell or the duration of so doing. An advantage of erasing cells collectively in blocks as in flash memory, rather than individually, is enhanced programming speed: Many cells and typically even many pages of cells are erased in a single erase cycle.
Erase-write cycle: The process of erasing a block of cells (erase sector), each block typically comprising a plurality of pages, and subsequently writing new data into at least some of them. The terms "program" and "write" are used herein generally interchangeably.
Flash memory: Non-volatile computer memory including cells that are erased block by block, each block typically comprising more than one page, but are written into and read from, page by page. Includes NOR-type flash memory, NAND-type flash memory, and PRAM, e.g. Samsung PRAM, inter alia, and flash memory devices with any suitable number of levels per cell, such as but not limited to 2, 4, or 8.
Logical page: a portion of typically sequential data, whose amount is typically less than or equal to a predetermined amount of data defined to be a pageful of data, which has typically been defined by a host (data source/destination) or user thereof, as a page, and which is sent by the host to a flash memory device for storage and is subsequently read by the host from the flash memory device.
Mapping: basic cell-level writing function in which incoming digital n-tuple is mapped to a program level by inducing a program level in the cell, having a predetermined correspondence to the incoming logical value.
Physical Page = A portion, typically 512 or 2048 or 4096 bytes in size, of a flash memory e.g. a NAND or NOR flash memory device. Writing and reading is typically performed physical page by physical page, as opposed to erasing which can be performed only erase sector by erase sector. A few bytes, typically 16 — 32 for every 512 data bytes are associated with each page (typically 16, 64 or 128 per page), for storage of error correction information. A typical block may include 32 512-byte pages or 64 2048-byte pages. Alternatively, a physical page is an ordered set (e.g. sequence or array) of flash memory cells which are all written in simultaneously by each write operation, the set typically comprising a predetermined number of typically physically adjacent flash memory cells containing actual data written by and subsequently read by the host, as well as, typical error correction information and back pointers used for recognizing the true address of a page.
Precise read, soft read: Cell threshold voltages are read at a precision (number of bits) greater than the number of Mapping levels (2Λn). The terms precise read or soft read are interchangeable. In contrast, in "hard read", cell threshold voltages are read at a precision (number of bits) smaller than, or equal to, the number of Mapping levels (2Λn where n = number of bits per cell).
Present level, Charge level: The amount of charge in the cell. The amount of charge currently existing in a cell, at the present time, as opposed to "program level", the amount of charge originally induced in the cell (i.e. at the end of programming).
Program: same as "write".
Program level (programmed level, programming level): amount of charge originally induced in a cell to represent a given logical value, as opposed to "present level". Reliability: Reliability of a flash memory device may be operationalized as the probability that a worst-case logical page written and stored in that device for a predetermined long time period such as 10 years will be successfully read i.e. that sufficiently few errors, if any, will be present in the physical page/s storing each logical page such that the error code appended to the logical page will suffice to overcome those few errors.
Reprogrammability (Np): An aspect of flash memory quality. This is typically operationalized by a reprogrammability parameter, also termed herein "Np", denoting the number of times that a flash memory can be re-programmed (number of erase-write cycles that the device can withstand) before the level of errors is so high as to make an unacceptably high proportion of those errors irrecoverable given a predetermined amount of memory devoted to redundancy. Typically, recoverability is investigated following a conventional aging simulation process which simulates or approximates the data degradation effect that a predetermined time period e.g. a 10 year period has on the flash memory device, in an attempt to accommodate for a period of up to 10 years between writing of data in flash memory and reading of the data therefrom.
Resolution: Number of levels in each cell, which in turn determines the number of bits the cell can store; typically a cell with 2Λn levels stores n bits. Low resolution (partitioning the window, W, of physical values a cell can assume into a small rather than large number of levels per cell) provides high reliability.
Retention: Retention of original physical levels induced in the flash memory cells despite time which has elapsed and despite previous erase/write cycles; retention is typically below 100% resulting hi deterioration of original physical levels into present levels.
Retention time: The amount of time that data has been stored in a flash device, typically without, or substantially without, voltage having been supplied to the flash device i.e. the time which elapses between programming of a page and reading of the same page. Symbol: Logical value
Threshold level or "decision level": the voltage (e.g.) against which the charge level of a cell is measured. For example, a cell may be said to store a particular digital n- tuple D if the charge level or other physical level of the cell falls between two threshold values T.
Code rate: ratio of redundancy bits to data bits in flash memory.
Data cells: cells storing data provided by host as opposed to "non-data cells" which do not store host-provided data, and may, for example, store instead error correction information, management information, redundancy information, spare bits or parity bits.
Logical page: a set of bits defined as a page typically having a unique page address, by a host external to a flash memory device.
In the present specification, the terms "row" and "column" refer to rows of cells and columns of cells, respectively and are not references to sub-divisions of a logical page.
The term "MSB" is used herein to denote the bit which is programmed into a multi-level cell, storing several bits, first. The term "LSB" is used herein to denote the bit which is programmed into the multi-level cell, last. The term "CSB" is used herein to denote the bit which is programmed into a 3-level cell, storing 3 bits, second, i.e. after the MSB and before the LSB. It is appreciated that more generally, e.g. if the multi-level cell stores 4 or more levels, there are more than one CSB and use of the term "CSB" herein, which implies that the cell is a 3-level cell, is merely by way of example and is not intended to be limiting. A logical page is a set of bytes which is meaningful to an application. The location of a logical page in memory is termed herein a physical page. This location may comprise certain cells in their entirety, or, more commonly, may comprise only one or some bits within certain cells. The locations of each of a logical sequence of logical pages (page 0, page 1, page 2,....) within memory is pre-determined by a suitable mapping scheme mapping logical pages into the bits of the cells of a particular erase sector (block) in flash memory.
"Successfully reconstructed " means that using error correction code, the original logical page has been reconstructed generally satisfactorily, e.g., typically, that the logical page has been read, using reading thresholds, has undergone error correction as necessary and has successfully passed its CRC (cyclic redundancy check) criterion.
"Bit errors" are those errors found in the physical page corresponding to a logical page, which typically are corrected using ECC (error correction code) such that the page is successfully reconstructed despite these errors.
The term "reading threshold" and "detection threshold" are used generally interchangeably.
In the context of the present application, the term "programming" comprises the following operations: Take as input a sequence of bits to be stored in memory, transform respectively into "programmed values" which are physical values which are taken to represent these bits and induce the programmed values in cells of flash memory, resulting in physical values which cluster around the programmed values respectively. The term "program" in this application does not necessarily include the process of coding e.g. error correction coding in which redundancy bits are added. Typically, programming is a final procedure which transforms a sequence of binary logical values which have previously undergone processes such as scrambling, addition of CRC, and coding.
A programming process is a method for inducing given programmed values in flash memory cells. Typically, the programming process involves a sequence of voltage pulses applied to a flash memory cell, each pulse increasing the voltage level of the cell. After each such pulse, the process may determine whether or not to continue, depending on whether the programmed value has been achieved.
"Degradation state" is a changing characteristic of a flash memory device indicating the quality of storage provided by the device, e.g. the accuracy of data retrieved from the device.
A "duration controlling parameter" is a parameter which is monotonically related to the duration of programming (i.e. the duration controlling parameter is either a monotonically increasing function of the duration or a monotonically decreasing function of the duration) to the extent that the duration controlling parameter is increased, the duration either increases (if the parameter is an increasing function of the duration) or decreases (if the parameter is a decreasing function of the duration) such that a range of desired decreases of the duration is achievable by suitable modification of the duration controlling parameter. The term "Even row-half refers to cells within a physical flash memory row whose indices are even numbers e.g. cells 0, 2, 4, ... in a particular row. The term "odd row-half refers to cells within a physical flash memory row whose indices are odd numbers e.g. cells 1 , 3, 5, ... in a particular row. Bits of a logical page are usually mapped to a particular bit position (such as the MSB, CSB or LSB position) of all cells in a particular even row-half or odd row-half. The number of bits per page typically equals the number of cells in a row-half and therefore if each cell is an 8- level cell which stores 3 bits then there are 3 logical pages stored in each row-half. Given a logical page, the particular row-half in which it is stored, and the particular bit within the row-half in which it resides (MSB, CSB or LSB) are typically determined by what is available.
Certain embodiments of the present invention seek to provide improved methods and systems for programming flash memory.
Certain embodiments of the present invention seek to solve a problem which includes increasing efficiency of programming e.g. by increasing Incremental Step pulse Programming when possible.
Certain embodiments of the present invention seek to solve a problem which includes compensating for poor quality rows, e.g. by selecting row-appropriate program levels.
According to certain embodiments of the present invention, programming proceeds at least partly according to situational characteristics such as but not limited to the degradation state of the flash device. The manner in which a given digital sequence is programmed to a flash memory device changes in accordance with gathered situational information such as but not limited to a fluctuating state of the flash memory, whether at the cell level, page level, erase sector level or device level. The manner in which a sequence is programmed may or may not additionally depend on the data content of that sequence.
There is thus provided, in accordance with at least one embodiment of the present invention, a method for programming a plurality of data sequences into a corresponding plurality of flash memory functional units using a programming process having at least one selectable programming duration-controlling parameter controlling the duration of the programming process for a given data sequence, the method comprising providing at least one indication of at least one varying situational characteristic and determining a value for the at least one selectable programming duration-controlling parameter controlling the duration of the programming process for a given data sequence, for each flash memory functional unit, depending at least partly on the indication of the varying characteristic; and, for each individual flash memory functional unit from among the plurality of flash memory functional units, programming a sequence of bits into the individual flash memory functional unit using a programming process having at least one selectable parameter, the at least one selectable parameter being set at the value determined for the individual flash memory functional unit.
Further in accordance with at least one embodiment of the present invention, the varying situational characteristic comprises a varying characteristic of each flash memory functional unit from among the plurality of flash memory functional units.
Still further in accordance with at least one embodiment of the present invention, the varying situational characteristic comprises at least one characteristic of an application to which a flash memory functional unit has been assigned.
Additionally in accordance with at least one embodiment of the present invention, the characteristic of the application comprises the duration of time for which information in the flash memory functional unit is to be maintained.
Further in accordance with at least one embodiment of the present invention, the varying characteristic comprises a degradation state.
Still further in accordance with at least one embodiment of the present invention, the at least one indication comprises a cycle count of an individual flash memory functional unit.
Further in accordance with at least one embodiment of the present invention, the programming process comprises generating at least two pulses and wherein the selectable parameter comprises the difference between the voltages of the two pulses. Still further in accordance with at least one embodiment of the present invention, the flash memory functional unit comprises an entire flash memory device.
Additionally in accordance with at least one embodiment of the present invention, the flash memory functional unit comprises an erase sector. Also in accordance with at least one embodiment of the present invention, the flash memory functional unit comprises at least one row in a flash memory erase sector.
Also provided, in accordance with certain embodiments of the present invention, is a system for programming a plurality of data sequences using a programming process having at least one selectable programming duration-controlling parameter controlling the duration of the programming process for a given data sequence, the system comprising a plurality of flash memory functional units into which the plurality of data sequences are to be programmed, a situational analyzer operative to provide at least one indication of at least one varying situational characteristic and to determine a value for the at least one selectable programming duration-controlling parameter controlling the duration of the programming process for a given data sequence, for each flash memory functional unit, depending at least partly on the indication of the varying characteristic; and a bit sequence programmer operative, for each individual flash memory functional unit from among the plurality of flash memory functional units, to program a sequence of bits into the individual flash memory functional unit using a programming process having at least one selectable parameter which is set at the value determined for the individual flash memory functional unit. Further provided, in accordance with certain embodiments of the present invention, is a method for rapidly programming at least two bits per cell, in a population of pages belonging to respective erase sectors in flash memory, the population of pages defining a. multiplicity of cells, the method comprising, for at least one cell, initially programming at least one first bit into the cell thereby to induce one of a first plurality of program levels in the cell, the first plurality of program levels including an erase level, and subsequently programming at least one second bit into the cell, thereby to induce one of a second plurality of program levels in the cell, the second plurality exceeding the first plurality in number, wherein the second plurality of program levels includes at least one of the program levels in the first plurality of program levels other than the erase level.
Additionally in accordance with at least one embodiment of the present invention, the second plurality of program levels includes all of the program levels in the first plurality of program levels. Further in accordance with at least one embodiment of the present invention, the at least one cell comprises only cells in pages belonging to erase sectors having a predeterminedly low cycle count.
Still further in accordance with at least one embodiment of the present invention, the at least one cell comprises all cells in pages belonging to erase sectors having a predeterminedly low cycle count.
Also provided, in accordance with certain embodiments of the present invention, is a system for rapidly programming at least two bits per cell, in a population of pages belonging to respective erase sectors in flash memory, the population of pages defining a multiplicity of cells, the system comprising a bit programmer operative to initially program at least one first bit into at least one cell thereby to induce one of a first plurality of program levels in the cell, the first plurality of program levels including an erase level, and for at least one cell, to subsequently program at least one second bit into the cell, thereby to induce one of a second plurality of program levels in the cell, the second plurality exceeding the first plurality in number, wherein the second plurality of program levels includes at least one of the program levels in the first plurality of program levels other than the erase level.
Additionally provided, in accordance with certain embodiments of the present invention, is a method for programming data into a first plurality of rows within a second plurality of erase sectors of a flash memory device using a programming process having at least one selectable parameter, the method comprising characterizing each of at least one row subsets, each row subset comprising at least one row from among the first plurality of rows, thereby to generate at least one row subset characteristic value and programming data into at least a portion of at least one individual row belonging to at least one row subset, using a programming process having at least one selectable parameter, the at least one selectable parameter being set at least partly in accordance with the row subset characteristic value characterizing a row subset to which the individual row belongs.
For example, there may be 3 row subsets per erase sector, the first subset having just one member: the first row from among the 32 (say) rows in the erase sector, the second subset also having just one member: the last row in the erase sector, and the third subset comprising the remaining rows in the erase sector (30 rows if the erase sector includes 32 rows). When data is said to be "programmed into rows" and the like, it actually is often programmed into only a portion of a row, such as an even row-half or an odd row-half.
Further in accordance with at least one embodiment of the present invention, the at least one row subset comprises a third plurality of row subsets partitioning the first plurality of rows.
Still further in accordance with at least one embodiment of the present invention, each individual row subset within the third plurality of row subsets comprises a set of rows having an individual row position within erase sectors to which the set of rows respectively belong.
Additionally in accordance with at least one embodiment of the present invention, the at least one selectable parameter comprises at least one program level of at least one cell.
Further in accordance with at least one embodiment of the present invention, the at least one selectable parameter comprises an Incremental Step pulse Programming step voltage.
Still further in accordance with at least one embodiment of the present invention, the row subset characteristic value is indicative of quality of storage provided by at least one row in the subset. Additionally in accordance with at least one embodiment of the present invention, if the row subset characteristic value indicates that a row's quality of storage is low, a low Incremental Step pulse Programming programming pulse is used and if the row characteristic value indicates that a row's quality of storage is high, a high Incremental Step pulse Programming programming pulse is used. Also provided, in accordance with certain embodiments of the present invention, is a system for programming data into a first plurality of rows within a second plurality of erase sectors of a flash memory device using a programming process having at least one selectable parameter, the system comprising a row subset analyzer operative to characterize each of at least one row subsets, each row subset comprising at least one row from among the first plurality of rows, thereby to generate at least one row subset characteristic value; and a row subset-dependent programmer operative to program data into at least a portion of at least one individual row belonging to at least one row subset, using a programming process having at least one selectable parameter, the at least one selectable parameter being set at least partly in accordance with the row subset characteristic value characterizing a row subset to which the individual row belongs.
Any suitable processor, display and input means may be used to process, display, store and accept information, including computer programs, in accordance with some or all of the teachings of the present invention, such as but not limited to a conventional personal computer processor, workstation or other programmable device or computer or electronic computing device, either general-purpose or specifically constructed, for processing; a display screen and/or printer and/or speaker for displaying; machine-readable memory such as optical disks, CDROMs, magnetic- optical discs or other discs; RAMs, ROMs, EPROMs, EEPROMs, magnetic or optical or other cards, for storing, and keyboard or mouse for accepting. The term "process" as used above is intended to include any type of computation or manipulation or transformation of data represented as physical, e.g. electronic, phenomena which may occur or reside e.g. within registers and /or memories of a computer.
The above devices may communicate via any conventional wired or wireless digital communication means, e.g. via a wired or cellular telephone network or a computer network such as the Internet.
The apparatus of the present invention may include, according to certain embodiments of the invention, machine readable memory containing or otherwise storing a program of instructions which, when executed by the machine, implements some or all of the apparatus, methods, features and functionalities of the invention shown and described herein. Alternatively or in addition, the apparatus of the present invention may include, according to certain embodiments of the invention, a program as above which may be written in any conventional programming language, and optionally a machine for executing the program such as but not limited to a general purpose computer which may optionally be configured or activated in accordance with the teachings of the present invention.
The embodiments referred to above, and other embodiments, are described in detail in the next section.
Any trademark occurring in the text or drawings is the property of its owner and occurs herein merely to explain or illustrate one example of how an embodiment of the invention may be implemented. Unless specifically stated otherwise, as apparent from the following discussions, it is appreciated that throughout the specification discussions, utilizing terms such as, "processing", "computing", "estimating", "selecting", "ranking", "grading", "calculating", "determining", "generating", "reassessing", "classifying", "generating", "producing", "stereo-matching", "registering", "detecting",
"associating", "superimposing", "obtaining" or the like, refer to the action and/or processes of a computer or computing system, or processor or similar electronic computing device, that manipulate and/or transform data represented as physical, such as electronic, quantities within the computing system's registers and/or memories, into other data similarly represented as physical quantities within the computing system's memories, registers or other such information storage, transmission or display devices.
BRIEF DESCRIPTION OF THE DRAWINGS
Certain embodiments of the present invention are illustrated in the following drawings:
Fig. 1 is a prior art graph of a theoretical probability density function of program levels as a function of a flash memory cell's voltage;
Fig. 2 is a prior art diagram of a procedure for writing program levels in stages, where in each stage only a single bit is programmed, the procedure being suitable for a flash memory device storing 3 bits per cell;
Fig. 3 is a simplified flowchart illustration of an adaptive programming method operative in accordance with certain embodiments of the present invention;
Fig. 4 is a simplified flowchart illustration of a method for performing the page-holding row number computation step of Fig. 3, the method being operative in accordance with certain embodiments of the present invention;
Fig. 5 is a page-to-row table used by the method of Fig. 4 in accordance with certain embodiments of the present invention;
Fig. 6 is a simplified flowchart illustration of a method for performing the cycle count index computing step of Fig. 3, the method being operative in accordance with certain embodiments of the present invention;
Fig. 7 is a simplified flowchart illustration of a method for performing the program level and Incremental Step pulse Programming value setting step of Fig. 3, the method being operative in accordance with certain embodiments of the present invention;
Fig. 8 is a simplified flowchart illustration of a method for performing the page type determination step of Fig. 3, the method being operative in accordance with certain embodiments of the present invention;
Fig. 9 is a page-to-type table useful in accordance with certain embodiments of the present invention;
Fig. 10 is a simplified flowchart illustration of an MSB programming method useful in implementing certain embodiments of the present invention; Fig. 11 is a simplified flowchart illustration of a method for performing the
CSB programming step of Fig. 3, the method being operative in accordance with certain embodiments of the present invention;
Fig. 12 is a simplified flowchart illustration of a cycle-count dependent CSB programming method suitable for cells with a high cycle count, the method being operative in accordance with certain embodiments of the present invention;
Fig. 13 is a simplified flowchart illustration of a cycle-count depending CSB programming method suitable for cells with a low cycle count, the method being operative in accordance with certain embodiments of the present invention;
Fig. 14 is a simplified flowchart illustration of a method for performing the LSB programming step of Fig. 3, the method being operative in accordance with certain embodiments of the present invention.
Fig. 15 is a simplified flowchart illustration of a cycle-count dependent LSB programming method suitable for cells with a low cycle count, the method being operative in accordance with certain embodiments of the present invention; Fig. 16 is a simplified flowchart illustration of a cycle-count dependent LSB programming method suitable for cells with a high cycle count, the method being operative in accordance with certain embodiments of the present invention;
Fig. 17 is a simplified flowchart illustration of a cell programming method useful in implementing each of the cell programming operations illustrated herein e.g. in Figs. 10, 12 - 13, 15 - 16, all in accordance with certain embodiments of the present invention;
Fig. 18 is a table holding adaptive programming parameters for even pages which is useful in accordance with certain embodiments of the present invention; Fig. 19 is a table holding adaptive programming parameters for odd pages which is useful in accordance with certain embodiments of the present invention;
Fig. 20 is a simplified functional block diagram of an adaptively programming controller which programs Incremental Step pulse Programming step voltage and/or performs skipped and/or row-dependent programming and which is constructed and operative in accordance with certain embodiments of the present invention; and
Fig. 21 is a simplified functional block diagram of flash memory apparatus incorporating the controller of Fig. 20 which is constructed and operative in accordance with certain embodiments of the present invention.
DETAILED DESCRIPTION OF CERTAIN EMBODIMENTS
Conventional Flash memory devices store information as charge in "cells", each made of either a floating gate transistor or an NROM transistor. In single-level cell (SLC) devices, each cell stores only one bit of information. Multi-level cell (MLC) devices can store more than one bit per cell by choosing between multiple levels of electrical charge to apply to the floating gates of their cells. The amount of charge (also known as charge level) is then measured by a detector, by comparing the voltage of the transistor gate (also known as charge level and denoted VT) to a decision threshold voltage (also known as charge level boundary point and denoted Vp). The amount of charge is then used to determine the programmed level (logical value) of the cell. Due to inaccuracies during the programming procedure and charge loss due to time and temperature (also known as retention), the measured levels suffer from a random distortion. Fig. 1 illustrates an example of the eight (8) separate probability distributions of a cell which can be programmed with one of eight (8) corresponding program levels (111 , 110 , 100 , 101 , 001 , 000 , 010 , and 011, respectively). For each distribution curve, the Y-axis represents the probability that the cell is programmed to the corresponding level, given the value of the charge level VT (represented by the x- axis).
The cell's programmed level may be determined using several methods. One method is to apply a voltage to the cell's gate and measure if the cell conducts current. The cell has a certain threshold voltage such that if voltage above that threshold is applied to the gate, the gate will conduct. Below that threshold voltage the gate does not conduct current, or conducts a small amount of current, below a certain demarcation level. As the amount of charge in the cell changes this threshold voltage, the charge may be inferred by determining at which voltage the cell starts to conduct current. Thus, the programmed level is determined by iteratively applying different voltages to the gate and measuring whether the cells conduct or not. Another method is based on the fact that when applying a voltage above the threshold voltage, the cell conducts current and the amount of current depends on the difference between the applied voltage and the threshold voltage. As the threshold voltage changes as a function of the amount of charge in the cell, the programmed level may be inferred by measuring the current going through the cell.
A programmed level may therefore be obtained by simultaneously comparing the conducted current with a given set of fixed currents distinguishing between all programmed levels. In other words, each cell's programmed level may be determined by simultaneously comparing the VT level against several decision threshold levels (detection thresholds). For example, if there are eight (8) possible programmed levels, the cell's VT is simultaneously compared against seven decision threshold levels which divide the voltage axis into eight (8) regions, as demonstrated in Fig. 1.
As aforesaid, in MLC flash devices, each cell can store more than one bit per cell. The program level of each cell is determined by an n-tuple of bits (e.g., n=l, 2, 3). However, this does not mean that the cell is directly programmed to one of its possible program levels in a single step. In state-of-the-art flash devices, the program levels may be written in stages, where in each stage only a single bit is programmed. This procedure is depicted in prior art Fig. 2 for a flash memory device storing 3 bits per cell.
Programming of the most significant bit (MSB) to a cell is effected using a single program level (in addition to the erase level). If the MSB of the cell equals 1 , no programming is done and the cell remains in the erase state. Otherwise, if the MSB of the cell equals 0, the cell is programmed to a positive program level, namely P1^1. The programming procedure for the MSB is depicted in Fig. 10.
When the bit of centered significance (CSB) is programmed, then if the MSB of the same cell equals 1, the cell is left in the erase state if the value of the CSB equals 1, and programmed to program level P2, i, if the value of the CSB equals 0. If on the other hand, the value of the MSB of the same cell equals 0, then if the value of the CSB equals 0, the cell is programmed to program level P2,25 and if the value of the CSB equals I5 the cell is programmed to program level P2,3. It follows that a cell whose MSB and CSB were programmed has one of four (4) program levels (including the erase state). The programming procedure for the CSB is depicted in Fig. 13. When the least significant bit (LSB) is programmed, then if the cell is in the erased state (corresponding to the MSB and CSB being equal to 1 and 1 , respectively) then if the value of the LSB equals 1, the cell is left in the erase state, and if the value of the LSB equals 0, the cell is programmed to program level P3J. If the cell is in program level P2;1 (corresponding to the MSB and CSB being equal to 1 and 0, respectively) then if the value of the LSB equals 0, the cell is programmed to program level P3,2, and if the value of the LSB equals 1, the cell is programmed to program level P3,3. If the cell is in program level P22 (corresponding to the MSB and CSB being equal to 0 and 0, respectively) then if the value of the LSB equals 1, the cell is programmed to program level P3;4, and if the value of the LSB equals 0, the cell is programmed to program level P3^. Finally, If the cell is in program level P2,3 (corresponding to the MSB and CSB being equal to 0 and 1, respectively) then if the value of the LSB equals 0, the cell is programmed to program level P3^, and if the value of the LSB equals 1, the cell is programmed to program level P3;7. The programming procedure for the LSB is depicted in Fig. 16. One advantage to programming the cells in such a way is that this reduces the effects of coupling between adjacent cells in the memory an^^ If, at each time, only one bit is programmed to a cell, then the changes in threshold voltage occur only within a small voltage window. This reduces the interference which adjacent cells experience due to the programming of their neighboring cells. The procedure outlined above is typically referred to as decoupling.
Typically, programming of a cell to a given threshold voltage (or charge level) involves applying a sequence of program pulses with increasing levels of voltage on the cell's gate - causing the insertion of electric charge into the floating gate. After each pulse is applied, the threshold level of the cell is measured. If the target level has been reached, no further program pulses are applied to this cell. If, on the other hand, the target threshold voltage has not been reached, the program pulses are continued.
Such a scheme is known as Incremental Step pulse Programming (ISPP) and is described e.g. in the above-referenced Brewer and Gill publication. In this scheme, after an initial (e.g., 15 V) program pulse, each subsequent pulse, if any, is incremented in (e.g., ~0.5 V) steps up to a higher voltage (e.g., 20 V), Since sufficiently programmed cells are automatically disconnected from the voltage sequence in the verification step, easily programmed cells are not affected by the higher program level. The Incremental Step pulse Programming scheme overcomes the problem of different programming times being employed for different cells without causing easy-to-program cells to be over-programmed. A simplified illustration of an Incremental Step pulse Programming method appears in Fig. 17.
The Incremental Step pulse Programming step parameter influences both the programming speed and the narrowness of the program level distribution. A higher value of the Incremental Step pulse Programming step enables the cells to reach their target threshold voltage or charge level after a smaller number of programming pulses, hence the programming speed increases. However, the larger step will also cause some cells to be programmed further away from the target program level, thus resulting in a wider distribution of the cell's threshold voltages. Conversely, a lower Incremental Step pulse Programming step voltage achieves a tighter Vt distribution while lengthening the program time.
In state-of-the-art flash devices, different Incremental Step pulse Programming steps may be used to program the MSB, CSB, or LSB. When programming the MSB, since only two program levels are present, a larger standard deviation (STD) can be tolerated, and so a larger Incremental Step pulse Programming step voltage may be used. When programming the CSB, slightly smaller Incremental Step pulse Programming voltages may be employed to keep the standard deviation at a level which is acceptable for the error correcting code. Finally, programming of the LSB typically employs the smallest Incremental Step pulse Programming step. The relative sizes of the standard deviations of the program level distributions corresponding to MSB, CSB, and LSB are represented in Fig. 2 by their relative thicknesses.
In some state-of-the-art flash devices, some periodic irregularities are noticed with respect to the program level statistical behavior in different rows in an erase sector. Specifically, the mean of the program level distributions in the first and last rows in the erase sector are significantly shifted with respect to the corresponding means of the program level distributions in other rows in the erase sector. The implications of such a phenomenon are that any set of read thresholds which is suited for, say, the first row in an erase sector, might not be suited, e.g. cause too many errors, when employed in the second or third row. Such a situation might put an extra burden on the controller which may have to obtain a new set of read threshold whenever it reaches a row which possesses the above irregularities.
Certain embodiments of the present invention seek to expedite the programming of a flash memory device by employing cycle based adaptive programming.
Certain embodiments of the present invention seek to expedite programming of a flash memory device by employing skipped programming.
Certain embodiments of the present invention seek to compensate for poor quality rows, e.g. by selecting row-appropriate program levels.
Certain embodiments of the present invention seek to expedite programming of MLC flash memory devices. One such embodiment includes adaptively changing the programming parameters as a function of the cycle count of the device. Specifically, devices, or sectors within a device, which have undergone a small number of program/erase cycles and hence are less susceptible to future retention effects, are programmed using high Incremental Step pulse Programming step voltage. As the number of program/erase cycles increases, such that the expected deterioration due to retention increases as well, programming is done more accurately using lower Incremental Step pulse Programming step voltages. Finally, when the cycle count of a device reaches, say, several hundred, the Incremental Step pulse Programming step with smallest voltage is typically used, if it is desired to restrict the expected impact of retention to the minimum required for successful reading. The usage of high-voltage Incremental Step pulse Programming steps for lower cycle count sectors enables the overall average programming time to be decreased. Another MLC flash programming expediting embodiment includes skipping the programming of certain program levels and using instead the program levels of the previous stage. Specifically, the positive program level of the MSB is chosen as a subset of the program levels of the CSB5 and the positive program levels of the CSB are chosen as a subset of the program levels of the LSB. This conserves time associated with the programming whenever the desired program level is just the one in which the cell is already programmed.
Certain embodiments of the present invention seek to improve the read efficiency of the flash device by employing row-based adaptive programming. These embodiments may include adaptively changing the programming parameters as a function of the row number within the erase sector in which the data is written. Specifically, rows within an erase sector which exhibit a shift of the means of their program level distributions with respect to other rows within the erase sector are programmed with different program levels than the other rows in the erase sector. The row based adaptive programming causes the statistical behavior of the program levels of all the rows in the erase sector to appear the same when read is carried out on this erase sector. The applicability of row-based adaptive programming is not limited to situations in which certain rows have inherently poor quality and instead, is more generally applicable to any situation in certain rows within one erase sector, which behave very non-uniformly when they are read.
It is appreciated that conflicting considerations may optionally cause Incremental Step pulse Programming steps with larger voltages to be used, at times, even when the cycle count is large. Conversely, conflicting considerations may optionally cause Incremental Step pulse Programming steps with smaller voltages to be used, at times, even when the cycle count is still small. The invention shown and described herein is intended to include any applications in which the cycle count is one of the considerations, although perhaps not the sole consideration, governing the voltage level of programming pulses. Consider, as an example, a baseline system of a flash memory device where each cell has 8 possible charge levels (or program levels), thus storing 3 bits per cell, and where each erase sector contains 32 rows. That said, this invention is also applicable to flash devices with less or more charge levels and / or less or more rows per erase sector. Each of the 3 bits may be programmed separately using different programming pulses and different Incremental Step pulse Programming step voltages.
Reference is now made to Figs. 3 - 21 which illustrate certain embodiments of the present invention. Specifically, Fig. 3 is a simplified flowchart illustration of a adaptive programming method operative in accordance with certain embodiments of the present invention. Fig. 4 is a simplified flowchart illustration of a method for performing the page-holding row number computation step 602 of Fig. 3, the method being operative in accordance with certain embodiments of the present invention. Fig. 5 is a page-to-row table used by the method of Fig. 4 in accordance with certain embodiments of the present invention. Fig. 6 is a simplified flowchart illustration of a method for performing the cycle count index computing step 605 of Fig. 3, the method being operative in accordance with certain embodiments of the present invention. Fig. 7 is a simplified flowchart illustration of a method for performing the program level and Incremental Step pulse Programming value setting step 610 of Fig. 3, the method being operative in accordance with certain embodiments of the present invention. Fig. 8 is a simplified flowchart illustration of a method for performing the page type determination step 615 of Fig. 3, the method being operative in accordance with certain embodiments of the present invention. An example of the page-to-type lookup table used by step 1210 in Fig. 8 is shown in Fig. 9. Fig. 10 is a simplified flowchart illustration of a method for performing the MSB programming step 630 of Fig. 3.
Reference is now made to Fig. 11 which is a simplified flowchart illustration of a method for performing the CSB programming step 635 of Fig. 3. Fig. 12 is a simplified flowchart illustration of a cycle-count dependent CSB programming method suitable for cells with a high cycle count, the method being operative in accordance with certain embodiments of the present invention to implement step
1380 of Fig. 11. Fig. 13 is a simplified flowchart illustration of a cycle-count depending CSB programming method suitable for cells with a low cycle count, the method being operative in accordance with certain embodiments of the present invention to implement step 1370 of Fig. 11.
Fig. 14 is a simplified flowchart illustration of a method for performing the LSB programming step 640 of Fig. 3.
Fig. 15 is a simplified flowchart illustration of a cycle-count dependent LSB programming method suitable for cells with a low cycle count, the method being operative in accordance with certain embodiments of the present invention to implement step 1784 of Fig. 14.
Fig. 16 is a simplified flowchart illustration of a cycle-count dependent LSB programming method suitable for cells with a high cycle count, the method being operative in accordance with certain embodiments of the present invention to implement step 1786 of Fig. 14.
Fig. 17 is a simplified flowchart illustration of a cell programming method useful in implementing each of the cell programming operations illustrated herein e.g. operations 1320, 1450, 1460, 1470, 1750, 1760, 1850, 1855, 1860, 1865, 2535, 2540, 2545, 2565, 2570, 2575 and 2580 in Figs. 10, 12 - 13, 15 - 16, which differ as to the program level to which the cell is to be programmed, all in accordance with certain embodiments of the present invention.
Fig. 3 is now described in detail. In certain embodiments of this invention, the controller receives a page to be written to the flash, and a page address (or number). The address also indicates to which erase sector the page belongs. The controller is operative to keep track of the number of program/erase cycles each erase sector has undergone. In step 602 the controller computes the row number in which the page resides, e.g. using the method in Fig. 4. In step 605 the controller computes the cycle count index of the erase block to which the page will be written. In step 610, the controller sets the values for the programming parameters based on the row number or the cycle count or both. In step 615, the controller selects either an MSB programming process, or a CSB programming process, or an LSB programming process. Programmmg is then performed using the parameters which were selected as detailed above. A method for cycle count dependent adaptive programmmg operative in accordance with certain embodiments of the present invention is now described. It is known, e.g. as described in the above-referenced Brewer and Gill publication, that the degradation of a flash device, in terms of the increase in the standard deviation level of the program level distribution due to retention, is more severe when the device is heavily cycled prior to programming. Devices which are only lightly cycled suffer less from retention. It follows that Incremental Step pulse Programming step voltages which are generally used for programming MSBs, can be used to program CSBs providing the cycle count of the flash device is relatively low. This is because, although the usage of a larger Incremental Step pulse Programming step will increase the standard deviation, the expected degradation due to retention is expected to be limited, and the error correcting code will be able to correct all the bit errors. Similarly, Incremental Step pulse Programming step voltages which were used to program CSBs can be used to program LSBs when the flash devices have undergone few, if any, program/erase cycles. Fig. 18 and Fig. 19 contain programming parameters which are used, according to certain embodiments of the present invention, to program even pages and odd pages. Each row in the tables corresponds to a cycle count range. For instance, the first row whose cycle count index is 0 is used for programming flash devices which have undergone at most 200 program/erase cycles. The second row in each table is used for programming flash devices which have undergone between 201 and 500 program/erase cycles. Finally, the last row in each table whose cycle count index is 4 is used for programming flash devices which have undergone more than 2000 program/erase cycles. In the tables in Fig. 18 and Fig. 19, the column Incremental Step pulse
Programming corresponds to the Incremental Step pulse Programming step voltage used for programming the MSB, CSB, and LSB, respectively. In a certain embodiment of this invention, the tables in Fig. 18 and Fig. 19 are used to determine which Incremental Step pulse Programming step voltages are used. For instance, it can be seen that for devices with low cycle count, the Incremental Step pulse Programming step used to program LSB is larger for devices with low cycle counts, and conversely, the Incremental Step pulse Programming step used to program LSB is smaller for devices with large cycle count. For example, even LSB pages in row 0 are programmed with Incremental Step pulse Programming step of 0.4 V for flash devices with less than 200 program/erase cycles, while the same pages are programmed using an Incremental Step pulse Programming step of 0.2 V for flash devices which have undergone more than 2000 program/erase cycles.
In certain embodiments of this invention, the program levels are chosen as a function of the cycle count. One advantage of this embodiment is that it enables to save time in programming flash devices which were not cycled heavily, while not affecting the read performance of flash devices which were heavily cycled.
A method for row dependent adaptive programming operative in accordance with certain embodiments of the present invention is now described.
According to certain embodiments of this invention, the programming parameters used to program a page into the flash memory are selected as a function of the row number. The tables in Fig. 18 and Fig. 19 have separate columns for row 0, rows 1 - 30, and row 31. In certain embodiments of this invention, prior to programming a page into the flash memory, the controller checks to which row the page is to be programmed. The controller then uses the appropriate values from the table according to the row number. In certain embodiments of this invention, if the row number is 0, the programming parameters are taken from the column designated as "Row 0". If the row number is between 1 - 30, the programming parameters are taken from the column designated as "Row 1 - 30". Finally, for pages written to rows 31, the programming parameters are taken from column "Row 31". One advantage of this embodiment is in its ability to handle rows with different statistical behavior within a single erase sector in the programming stage, such that during the read operation, the rows appear statistically the same, obviating any need to calibrate read threshold for each row individually. A method for skipped programming operative in accordance with certain embodiments of the present invention is now described.
In certain embodiments of this invention, the procedure outlined in Fig. 12 for programming the CSB is altered. Specifically, the positive program level of the MSB is chosen as a subset of the program levels of the CSB. Fig. 13 is a simplified flowchart illustration of a method for programming the CSB with skipped programming. As opposed to the implementation of Fig. 12, no programming is required whenever the MSB equals 0 and the CSB equals 0.
The method of Fig. 16 for programming the LSB may be modified: the positive program level of the CSB may be selected as a subset of the program levels of the LSB. Fig. 15 is a simplified flowchart illustration of a method for programming the LSB with skipped programming. As opposed to the implementation depicted in Fig. 16, no programming is required whenever the MSB, CSB, and LSB equal either (1, 0, 0), (0, 0, 1), or (0, I5 0), respectively.
An advantage of using the skipped programming, according to certain embodiments, is that the total number of programming operations is reduced with respect to the standard implementation,
In certain embodiments of the present invention, the skipped programming is used only if the cycle count of the flash device is lower than some number.
Fig. 11 is a simplified flowchart illustration of a method for performing programming of a CSB. In certain embodiments of this invention, the controller compares the cycle count of the erase sector to which the page is to be programmed. If this cycle count is lower than a threshold value L (e.g. -100), the controller uses the skipped programming method of Fig. 13. Otherwise, the controller uses the method of Fig. 12. Fig. 14 is a simplified flowchart illustration of a method for performing programming of an LSB. In certain embodiments of this invention, the controller compares the cycle count of the erase sector to which the page is to be programmed. If this cycle count is lower than a threshold value L (e.g. -100), the controller uses the skipped programming method of Fig. 15. Otherwise, the controller uses the method of Fig. 16.
One advantage of using the skipped programming when the cycle count of the flash device is low may be that the total number of programming operations may be reduced, relative to conventional implementations, whenever the cycle count of the device is relatively low. When the cycle count is low, some of the program levels distribution lobes of Fig. 1 can be allowed to be "thick", since the expected widening of the distribution due to retention is expected to be limited.
In certain embodiments of the present invention, the thresholds governing the skipped programming usage can be set differently for either the CSB programming or the LSB programming depending on the particular behavior of the NAND flash device as revealed by offline experiments.
Fig. 20 is a simplified functional block diagram of an adaptively programming controller which programs Incremental Step pulse Programming step voltage and/or performs skipped and/or row-dependent programming. Specifically, the controller of Fig. 20 is operative to adaptively program a flash memory device e.g. by programming its Incremental Step pulse Programming step voltage as described above and/or by performing skipped programming as described above and/or by performing roλv-dependent programming as described above. Fig. 21 is a simplified functional block diagram of flash memory apparatus incorporating the controller of Fig. 20. As shown, the flash memory system of Fig. 21 includes a host or outside application 3100 which interfaces, via an interface controller 3102, with a flash memory device 3105. An internal microcontroller 3110 typically manages the functional units of the flash memory device 3105. The storage portion of the flash memory device includes one or more typically many erase sectors 3120 each storing one or more typically many physical pages 3130 each including one or more typically many cells 3140 having more than one possible state such that logical values may be stored therein. Erasing circuitry 3150 is provided to erase data from cells, writing circuitry 3160 writes data into cells, and reading circuitry 3170 reads data from cells. Typically, the controller of Fig. 20 is incorporated in the external I/F controller 3102 although alternatively, some or all of the functionality of the controller of Fig. 20 may be incorporated in an internal microcontroller 3110 which is disposed internally of a flash memory device 3105. When the Incremental Step pulse Programming step voltage programming embodiment shown and described herein is used, the flash memory device 3105 of
Fig. 21 may be similar to conventional Incremental Step pulse Programming flash memory devices except that the Incremental Step pulse Programming step voltage is controllable.
When the skipped programming embodiment shown and described herein is used, the flash memory device 3105 may be similar to conventional flash memory devices except that a user can elect to de-activate some of the programming levels provided by the flash memory device. When the row dependent embodiment shown and described herein is used, the flash memory device 3105 may be similar to conventional flash memory devices except that the programming levels provided by the flash memory device are programmable rather than being pre-set.
It is appreciated that the various embodiments shown and described herein, e.g. the Incremental Step pulse Programming step voltage programming embodiment, the skipped programming embodiment and the row dependent embodiment, can be practiced either in isolation or in any suitable combination.
The adaptively programming controller of Fig. 20 typically comprises a programming parameter computation unit 3020 which receives information which is used to determine programming parameters, such as page numbers and associated block cycle counts and computes programming parameter values accordingly.
Programming parameters may be stored in a suitable database 3200. A parameter setting unit 3010 sets internal parameters residing in internal registers of flash memory device 3105, to values generated by the parameter computation unit 3020. A conventional control unit 3230 controls all units.
It is appreciated that software components of the present invention including programs and data may, if desired, be implemented in ROM (read only memory) form including CD-ROMs, EPROMs and EEPROMs5 or may be stored in any other suitable computer-readable medium such as but not limited to disks of various kinds, cards of various kinds and RAMs. Components described herein as software may, alternatively, be implemented wholly or partly in hardware, if desired, using conventional techniques.
Included in the scope of the present invention, inter alia, are electromagnetic signals carrying computer-readable instructions for performing any or all of the steps of any of the methods shown and described herein, in any suitable order; machine- readable instructions for performing any or all of the steps of any of the methods shown and described herein, in any suitable order; program storage devices readable by machine, tangibly embodying a program of instructions executable by the machine to perform any or all of the steps of any of the methods shown and described herein, in any suitable order; a computer program product comprising a computer useable medium having computer readable program code having embodied therein, and/or including computer readable program code for performing, any or all of the steps of any of the methods shown and described herein, in any suitable order; any technical effects brought about by any or all of the steps of any of the methods shown and described herein, when performed in any suitable order; any suitable apparatus or device or combination of such, programmed to perform, alone or in combination, any or all of the steps of any of the methods shown and described herein, in any suitable order; information storage devices or physical records, such as disks or hard drives, causing a computer or other device to be configured so as to carry out any or all of the steps of any of the methods shown and described herein, in any suitable order; a program pre-stored e.g. in memory or on an information network such as the Internet, before or after being downloaded, which embodies any or all of the steps of any of the methods shown and described herein, in any suitable order, and the method of uploading or downloading such, and a system including server/s and/or client/s for using such; and hardware which performs any or all of the steps of any of the methods shown and described herein, in any suitable order, either alone or in conjunction with software.
Certain operations are described herein as occurring in the microcontroller internal to a flash memory device. Such description is intended to include operations which may be performed by hardware which may be associated with the microcontroller such as peripheral hardware on a chip on which the microcontroller may reside. It is also appreciated that some or all of these operations, in any embodiment, may alternatively be performed by the external, host-flash memory device interface controller including operations which may be performed by hardware which may be associated with the interface controller such as peripheral hardware on a chip on which the interface controller may reside. Finally it is appreciated that the internal and external controllers may each physically reside on a single hardware device, or alternatively on several operatively associated hardware devices. Any data described as being stored at a specific location in memory may alternatively be stored elsewhere, in conjunction with an indication of the location in memory with which the data is associated. For example, instead of storing page- or erase-sector-specific information within a specific page or erase sector, the same may be stored within the flash memory device's internal microcontroller or within a microcontroller interfacing between the flash memory device and the host, and an indication may be stored of the specific page or erase sector associated with the cells.
It is appreciated that the teachings of the present invention can, for example, be implemented by suitably modifying, or interfacing externally with, flash controlling apparatus. The flash controlling apparatus controls a flash memory array and may comprise either a controller external to the flash array or a microcontroller on-board the flash array or otherwise incorporated therewithin. Examples of flash memory arrays include Samsung's K9XXG08UXM series, Hynix' HY27UK08BGFM Series, Micron's MT29F64G08TAAWP or other arrays such as but not limited to NOR or phase change memory. Examples of controllers which are external to the flash array they control include STMicroelectrocincs's ST7265x microcontroller family, STMicroelectrocincs's ST72681 microcontroller, and SMSCs USB97C242, Traspan Technologies' TS-4811, Chipsbank CBM2090/CBM1190. Example of commercial IP software for Flash file systems are: Denali's Spectra™ NAND Flash File System, Aarsan's NAND Flash Controller IP Core and Arasan's NAND Flash File System. It is appreciated that the flash controller apparatus need not be NAND-type and can alternatively, for example, be NOR-type or phase change memory-type.
Flash controlling apparatus, whether external or internal to the controlled flash array, typically includes the following components: a Memory Management/File system, a NAND interface (or other flash memory array interface), a Host Interface (LJSB, SD or other), error correction circuitry (ECC) typically comprising an Encoder and matching decoder, and a control system managing all of the above. The present invention may for example interface with or modify, as per any of the embodiments described herein, one, some or all of the above components.
Features of the present invention which are described in the context of separate embodiments may also be provided in combination in a single embodiment. Conversely, features of the invention, including method steps, which are described for brevity in the context of a single embodiment or in a certain order may be provided separately or in any suitable subcombination or in a different order, "e.g." is used herein in the sense of a specific example which is not intended to be limiting.

Claims

1. A method for programming a plurality of data sequences into a corresponding plurality of flash memory functional units using a programming process having at least one selectable programming duration-controlling parameter controlling the duration of the programming process for a given data sequence, the method comprising: providing at least one indication of at least one varying situational characteristic and determining a value for said at least one selectable programming duration-controlling parameter controlling the duration of the programming process for a given data sequence, for each flash memory functional unit, depending at least partly on said indication of said varying characteristic; and for each individual flash memory functional unit from among said plurality of flash memory functional units, programming a sequence of bits into said individual flash memory functional unit using a programming process having at least one selectable parameter, said at least one selectable parameter being set at said value determined for said individual flash memory functional unit.
2. A method according to claim 1 wherein said varying situational characteristic comprises a varying characteristic of each flash memory functional unit from among said plurality of flash memory functional units.
3. A method according to claim 1 wherein said varying situational characteristic comprises at least one characteristic of an application to which a flash memory functional unit has been assigned.
4. A method according to claim 3 wherein said characteristic of said application comprises the duration of time for which information in said flash memory functional unit is to be maintained.
5. A method according to claim 1 wherein said varying characteristic comprises a degradation state.
6. A method according to claim 1 wherein said at least one indication comprises a cycle count of an individual flash memory functional unit.
7. A method according to claim 1 wherein said programming process comprises generating at least two pulses and wherein said selectable parameter comprises the difference between the said two pulses.
8. A method according to claim 1 wherein said flash memory functional unit comprises an entire flash memory device.
9. A method according to claim 1 wherein said flash memory functional unit comprises an erase sector.
10. A method according to claim 1 wherein said flash memory functional unit comprises at least one row in a flash memory erase sector.
11. A system for programming a plurality of data sequences using a programming process having at least one selectable programming duration-controlling parameter controlling the duration of the programming process for a given data sequence, the system comprising: a plurality of flash memory functional units into which the plurality of data sequences are to be programmed; a situational analyzer operative to provide at least one indication of at least one varying situational characteristic and to determine a value for said at least one selectable programming duration-controlling parameter controlling the duration of the programming process for a given data sequence, for each flash memory functional unit, depending at least partly on said indication of said varying characteristic; and a bit sequence programmer operative, for each individual flash memory functional unit from among said plurality of flash memory functional units, to program a sequence of bits into said individual flash memory functional unit using a programming process having at least one selectable parameter which is set at said value determined for said individual flash memory functional unit.
12. A method for rapidly programming at least two bits per cell, in a population of pages belonging to respective erase sectors in flash memory, the population of pages defining a multiplicity of cells, the method comprising: for at least one cell, initially programming at least one first bit into the cell thereby to induce one of a first plurality of program levels in the cell, said first plurality of program levels including an erase level, and subsequently programming at least one second bit into the cell, thereby to induce one of a second plurality of program levels in the cell, said second plurality exceeding said first plurality in number, wherein said second plurality of program levels includes at least one of the program levels in said first plurality of program levels other than the erase level.
13. A method according to claim 12 wherein said second plurality of program levels includes all of the program levels in said first plurality of program levels.
14. A method according to claim 12 wherein said at least one cell comprises only cells in pages belonging to erase sectors having a predeterminedly low cycle count.
15. A method according to claim 12 wherein said at least one cell comprises all cells in pages belonging to erase sectors having a predeterminedly low cycle count.
16. A system for rapidly programming at least two bits per cell, in a population of pages belonging to respective erase sectors in flash memory, the population of pages defining a multiplicity of cells, the system comprising: a bit programmer operative to initially program at least one first bit into at least one cell thereby to induce one of a first plurality of program levels in the cell, said first plurality of program levels including an erase level, and for at least one cell, to subsequently program at least one second bit into the cell, thereby to induce one of a second plurality of program levels in the cell, said second plurality exceeding said first plurality in number, wherein said second plurality of program levels includes at least one of the program levels in said first plurality of program levels other than the erase level.
17. A method for programming data into a first plurality of rows within a second plurality of erase sectors of a flash memory device using a programming process having at least one selectable parameter, the method comprising: characterizing each of at least one row subsets, each row subset comprising at least one row from among said first plurality of rows, thereby to generate at least one row subset characteristic value; and programming data into at least a portion of at least one individual row belonging to at least one row subset, using a programming process having at least one selectable parameter, said at least one selectable parameter being set at least partly in accordance with the row subset characteristic value characterizing a row subset to which said individual row belongs.
18. A method according to claim 17 wherein said at least one row subset comprises a third plurality of row subsets partitioning said first plurality of rows.
19. A method according to claim 18 wherein each individual row subset within said third plurality of row subsets comprises a set of rows having an individual row position within erase sectors to which said set of rows respectively belong.
20. A method according to claim 17, wherein said at least one selectable parameter comprises at least one program level of at least one cell.
21. A method according to claim 17 wherein said at least one selectable parameter comprises an Incremental Step pulse Programming step voltage.
22. A method according to claim 17 wherein said row subset characteristic value is indicative of quality of storage provided by at least one row in said subset.
23. A method according to claim 22 wherein if said row subset characteristic value indicates that a row's quality of storage is low, a low ISPP programming pulse is used and if said row characteristic value indicates that a row's quality of storage is high, a high ISPP programming pulse is used.
24. A system for programming data into a first plurality of rows within a second plurality of erase sectors of a flash memory device using a programming process having at least one selectable parameter, the system comprising: a row subset analyzer operative to characterize each of at least one row subsets, each row subset comprising at least one row from among said first plurality of rows, thereby to generate at least one row subset characteristic value; and a row subset-dependent programmer operative to program data into at least a portion of at least one individual row belonging to at least one row subset, using a programming process having at least one selectable parameter, said at least one selectable parameter being set at least partly in accordance with the row subset characteristic value characterizing a row subset to which said individual row belongs.
PCT/IL2008/001242 2007-10-22 2008-09-17 Methods for adaptively programming flash memory devices and flash memory systems incorporating same WO2009053963A2 (en)

Priority Applications (2)

Application Number Priority Date Filing Date Title
US12/596,680 US8694715B2 (en) 2007-10-22 2008-09-17 Methods for adaptively programming flash memory devices and flash memory systems incorporating same
US13/956,260 US8799563B2 (en) 2007-10-22 2013-07-31 Methods for adaptively programming flash memory devices and flash memory systems incorporating same

Applications Claiming Priority (16)

Application Number Priority Date Filing Date Title
US96094307P 2007-10-22 2007-10-22
US60/960,943 2007-10-22
US99678207P 2007-12-05 2007-12-05
US60/996,782 2007-12-05
US680508P 2008-01-31 2008-01-31
US61/006,805 2008-01-31
US6485308P 2008-03-31 2008-03-31
US61/064,853 2008-03-31
US7146908P 2008-04-30 2008-04-30
US7146508P 2008-04-30 2008-04-30
US61/071,469 2008-04-30
US61/071,465 2008-04-30
US12941408P 2008-06-25 2008-06-25
US61/129,414 2008-06-25
US12960808P 2008-07-08 2008-07-08
US61/129,608 2008-07-08

Related Child Applications (2)

Application Number Title Priority Date Filing Date
US12/596,680 A-371-Of-International US8694715B2 (en) 2007-10-22 2008-09-17 Methods for adaptively programming flash memory devices and flash memory systems incorporating same
US13/956,260 Continuation US8799563B2 (en) 2007-10-22 2013-07-31 Methods for adaptively programming flash memory devices and flash memory systems incorporating same

Publications (2)

Publication Number Publication Date
WO2009053963A2 true WO2009053963A2 (en) 2009-04-30
WO2009053963A3 WO2009053963A3 (en) 2010-03-04

Family

ID=40580188

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/IL2008/001242 WO2009053963A2 (en) 2007-10-22 2008-09-17 Methods for adaptively programming flash memory devices and flash memory systems incorporating same

Country Status (1)

Country Link
WO (1) WO2009053963A2 (en)

Cited By (92)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7751240B2 (en) 2007-01-24 2010-07-06 Anobit Technologies Ltd. Memory device with negative thresholds
US7773413B2 (en) 2007-10-08 2010-08-10 Anobit Technologies Ltd. Reliable data storage in analog memory cells in the presence of temperature variations
US7821826B2 (en) 2006-10-30 2010-10-26 Anobit Technologies, Ltd. Memory cell readout using successive approximation
US7864573B2 (en) 2008-02-24 2011-01-04 Anobit Technologies Ltd. Programming analog memory cells for reduced variance after retention
US7900102B2 (en) 2006-12-17 2011-03-01 Anobit Technologies Ltd. High-speed programming of memory devices
US7924648B2 (en) 2006-11-28 2011-04-12 Anobit Technologies Ltd. Memory power and performance management
US7924613B1 (en) 2008-08-05 2011-04-12 Anobit Technologies Ltd. Data storage in analog memory cells with protection against programming interruption
US7924587B2 (en) 2008-02-21 2011-04-12 Anobit Technologies Ltd. Programming of analog memory cells using a single programming pulse per state transition
US7925936B1 (en) 2007-07-13 2011-04-12 Anobit Technologies Ltd. Memory device with non-uniform programming levels
US20110153919A1 (en) * 2009-12-22 2011-06-23 Erez Sabbag Device, system, and method for reducing program/read disturb in flash arrays
US7975192B2 (en) 2006-10-30 2011-07-05 Anobit Technologies Ltd. Reading memory cells using multiple thresholds
US7995388B1 (en) 2008-08-05 2011-08-09 Anobit Technologies Ltd. Data storage using modified voltages
US8001320B2 (en) 2007-04-22 2011-08-16 Anobit Technologies Ltd. Command interface for memory devices
US8000141B1 (en) 2007-10-19 2011-08-16 Anobit Technologies Ltd. Compensation for voltage drifts in analog memory cells
US8000135B1 (en) 2008-09-14 2011-08-16 Anobit Technologies Ltd. Estimation of memory cell read thresholds by sampling inside programming level distribution intervals
US8050086B2 (en) 2006-05-12 2011-11-01 Anobit Technologies Ltd. Distortion estimation and cancellation in memory devices
US8059457B2 (en) 2008-03-18 2011-11-15 Anobit Technologies Ltd. Memory device with multiple-accuracy read commands
US8060806B2 (en) 2006-08-27 2011-11-15 Anobit Technologies Ltd. Estimation of non-linear distortion in memory devices
US8068360B2 (en) 2007-10-19 2011-11-29 Anobit Technologies Ltd. Reading analog memory cells using built-in multi-threshold commands
US8085586B2 (en) 2007-12-27 2011-12-27 Anobit Technologies Ltd. Wear level estimation in analog memory cells
US8151166B2 (en) 2007-01-24 2012-04-03 Anobit Technologies Ltd. Reduction of back pattern dependency effects in memory devices
US8151163B2 (en) 2006-12-03 2012-04-03 Anobit Technologies Ltd. Automatic defect management in memory devices
US8156398B2 (en) 2008-02-05 2012-04-10 Anobit Technologies Ltd. Parameter estimation based on error correction code parity check equations
US8156403B2 (en) 2006-05-12 2012-04-10 Anobit Technologies Ltd. Combined distortion estimation and error correction coding for memory devices
US8169825B1 (en) 2008-09-02 2012-05-01 Anobit Technologies Ltd. Reliable data storage in analog memory cells subjected to long retention periods
US8174857B1 (en) 2008-12-31 2012-05-08 Anobit Technologies Ltd. Efficient readout schemes for analog memory cell devices using multiple read threshold sets
US8174905B2 (en) 2007-09-19 2012-05-08 Anobit Technologies Ltd. Programming orders for reducing distortion in arrays of multi-level analog memory cells
US8208304B2 (en) 2008-11-16 2012-06-26 Anobit Technologies Ltd. Storage at M bits/cell density in N bits/cell analog memory cell devices, M>N
US8209588B2 (en) 2007-12-12 2012-06-26 Anobit Technologies Ltd. Efficient interference cancellation in analog memory cell arrays
US8225181B2 (en) 2007-11-30 2012-07-17 Apple Inc. Efficient re-read operations from memory devices
US8228701B2 (en) 2009-03-01 2012-07-24 Apple Inc. Selective activation of programming schemes in analog memory cell arrays
US8230300B2 (en) 2008-03-07 2012-07-24 Apple Inc. Efficient readout from analog memory cells using data compression
US8234545B2 (en) 2007-05-12 2012-07-31 Apple Inc. Data storage with incremental redundancy
US8239734B1 (en) 2008-10-15 2012-08-07 Apple Inc. Efficient data storage in storage device arrays
US8239735B2 (en) 2006-05-12 2012-08-07 Apple Inc. Memory Device with adaptive capacity
US8238157B1 (en) 2009-04-12 2012-08-07 Apple Inc. Selective re-programming of analog memory cells
US8248831B2 (en) 2008-12-31 2012-08-21 Apple Inc. Rejuvenation of analog memory cells
US8259497B2 (en) 2007-08-06 2012-09-04 Apple Inc. Programming schemes for multi-level analog memory cells
US8259506B1 (en) 2009-03-25 2012-09-04 Apple Inc. Database of memory read thresholds
US8261159B1 (en) 2008-10-30 2012-09-04 Apple, Inc. Data scrambling schemes for memory devices
US8270246B2 (en) 2007-11-13 2012-09-18 Apple Inc. Optimized selection of memory chips in multi-chips memory devices
US8315092B2 (en) 2010-01-27 2012-11-20 Fusion-Io, Inc. Apparatus, system, and method for determining a read voltage threshold for solid-state storage media
US8369141B2 (en) 2007-03-12 2013-02-05 Apple Inc. Adaptive estimation of memory cell read thresholds
US8380915B2 (en) 2010-01-27 2013-02-19 Fusion-Io, Inc. Apparatus, system, and method for managing solid-state storage media
US8400858B2 (en) 2008-03-18 2013-03-19 Apple Inc. Memory device with reduced sense time readout
US8429493B2 (en) 2007-05-12 2013-04-23 Apple Inc. Memory device with internal signap processing unit
US8479080B1 (en) 2009-07-12 2013-07-02 Apple Inc. Adaptive over-provisioning in memory systems
US8482978B1 (en) 2008-09-14 2013-07-09 Apple Inc. Estimation of memory cell read thresholds by sampling inside programming level distribution intervals
US8493781B1 (en) 2010-08-12 2013-07-23 Apple Inc. Interference mitigation using individual word line erasure operations
US8495465B1 (en) 2009-10-15 2013-07-23 Apple Inc. Error correction coding over multiple memory pages
US8527819B2 (en) 2007-10-19 2013-09-03 Apple Inc. Data storage in analog memory cell arrays having erase failures
US8527841B2 (en) 2009-03-13 2013-09-03 Fusion-Io, Inc. Apparatus, system, and method for using multi-level cell solid-state storage as reduced-level cell solid-state storage
US8572423B1 (en) 2010-06-22 2013-10-29 Apple Inc. Reducing peak current in memory systems
US8572311B1 (en) 2010-01-11 2013-10-29 Apple Inc. Redundant data storage in multi-die memory systems
US8595591B1 (en) 2010-07-11 2013-11-26 Apple Inc. Interference-aware assignment of programming levels in analog memory cells
US8645794B1 (en) 2010-07-31 2014-02-04 Apple Inc. Data storage in analog memory cells using a non-integer number of bits per cell
US8661184B2 (en) 2010-01-27 2014-02-25 Fusion-Io, Inc. Managing non-volatile media
US8677054B1 (en) 2009-12-16 2014-03-18 Apple Inc. Memory management schemes for non-volatile memory devices
US8694814B1 (en) 2010-01-10 2014-04-08 Apple Inc. Reuse of host hibernation storage space by memory controller
US8694854B1 (en) 2010-08-17 2014-04-08 Apple Inc. Read threshold setting based on soft readout statistics
US8694853B1 (en) 2010-05-04 2014-04-08 Apple Inc. Read commands for reading interfering memory cells
US8724387B2 (en) 2009-10-22 2014-05-13 Densbits Technologies Ltd. Method, system, and computer readable medium for reading and programming flash memory cells using multiple bias voltages
US8745317B2 (en) 2010-04-07 2014-06-03 Densbits Technologies Ltd. System and method for storing information in a multi-level cell memory
US8751726B2 (en) 2007-12-05 2014-06-10 Densbits Technologies Ltd. System and methods employing mock thresholds to generate actual reading thresholds in flash memory devices
US8819385B2 (en) 2009-04-06 2014-08-26 Densbits Technologies Ltd. Device and method for managing a flash memory
US8832354B2 (en) 2009-03-25 2014-09-09 Apple Inc. Use of host system resources by memory controller
US8850296B2 (en) 2009-04-06 2014-09-30 Densbits Technologies Ltd. Encoding method and system, decoding method and system
US8856475B1 (en) 2010-08-01 2014-10-07 Apple Inc. Efficient selection of memory blocks for compaction
US8854882B2 (en) 2010-01-27 2014-10-07 Intelligent Intellectual Property Holdings 2 Llc Configuring storage cells
US8879325B1 (en) 2012-05-30 2014-11-04 Densbits Technologies Ltd. System, method and computer program product for processing read threshold information and for reading a flash memory module
US8924661B1 (en) 2009-01-18 2014-12-30 Apple Inc. Memory system including a controller and processors associated with memory devices
US8949684B1 (en) 2008-09-02 2015-02-03 Apple Inc. Segmented data storage
US8972472B2 (en) 2008-03-25 2015-03-03 Densbits Technologies Ltd. Apparatus and methods for hardware-efficient unbiased rounding
US8996788B2 (en) 2012-02-09 2015-03-31 Densbits Technologies Ltd. Configurable flash interface
US9021181B1 (en) 2010-09-27 2015-04-28 Apple Inc. Memory management for unifying memory cell conditions by using maximum time intervals
US9104580B1 (en) 2010-07-27 2015-08-11 Apple Inc. Cache memory for hybrid disk drives
US9245653B2 (en) 2010-03-15 2016-01-26 Intelligent Intellectual Property Holdings 2 Llc Reduced level cell mode for non-volatile memory
US9413491B1 (en) 2013-10-08 2016-08-09 Avago Technologies General Ip (Singapore) Pte. Ltd. System and method for multiple dimension decoding and encoding a message
US9449702B1 (en) 2014-07-08 2016-09-20 Avago Technologies General Ip (Singapore) Pte. Ltd. Power management
US9501392B1 (en) 2011-05-12 2016-11-22 Avago Technologies General Ip (Singapore) Pte. Ltd. Management of a non-volatile memory module
US9524211B1 (en) 2014-11-18 2016-12-20 Avago Technologies General Ip (Singapore) Pte. Ltd. Codeword management
US9542262B1 (en) 2014-05-29 2017-01-10 Avago Technologies General Ip (Singapore) Pte. Ltd. Error correction
US9584159B1 (en) 2014-07-03 2017-02-28 Avago Technologies General Ip (Singapore) Pte. Ltd. Interleaved encoding
US9851921B1 (en) 2015-07-05 2017-12-26 Avago Technologies General Ip (Singapore) Pte. Ltd. Flash memory chip processing
US9892033B1 (en) 2014-06-24 2018-02-13 Avago Technologies General Ip (Singapore) Pte. Ltd. Management of memory units
US9954558B1 (en) 2016-03-03 2018-04-24 Avago Technologies General Ip (Singapore) Pte. Ltd. Fast decoding of data stored in a flash memory
US9972393B1 (en) 2014-07-03 2018-05-15 Avago Technologies General Ip (Singapore) Pte. Ltd. Accelerating programming of a flash memory module
US10120792B1 (en) 2014-01-29 2018-11-06 Avago Technologies General Ip (Singapore) Pte. Ltd. Programming an embedded flash storage device
US10305515B1 (en) 2015-02-02 2019-05-28 Avago Technologies International Sales Pte. Limited System and method for encoding using multiple linear feedback shift registers
US10628255B1 (en) 2015-06-11 2020-04-21 Avago Technologies International Sales Pte. Limited Multi-dimensional decoding
US11556416B2 (en) 2021-05-05 2023-01-17 Apple Inc. Controlling memory readout reliability and throughput by adjusting distance between read thresholds
US11847342B2 (en) 2021-07-28 2023-12-19 Apple Inc. Efficient transfer of hard data and confidence levels in reading a nonvolatile memory

Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6259627B1 (en) * 2000-01-27 2001-07-10 Multi Level Memory Technology Read and write operations using constant row line voltage and variable column line load
US6278633B1 (en) * 1999-11-05 2001-08-21 Multi Level Memory Technology High bandwidth flash memory that selects programming parameters according to measurements of previous programming operations
US6301151B1 (en) * 2000-08-09 2001-10-09 Information Storage Devices, Inc. Adaptive programming method and apparatus for flash memory analog storage
US20050083735A1 (en) * 2003-10-20 2005-04-21 Jian Chen Behavior based programming of non-volatile memory
US20070025157A1 (en) * 2005-08-01 2007-02-01 Jun Wan Method for programming non-volatile memory with self-adjusting maximum program loop

Patent Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6278633B1 (en) * 1999-11-05 2001-08-21 Multi Level Memory Technology High bandwidth flash memory that selects programming parameters according to measurements of previous programming operations
US6259627B1 (en) * 2000-01-27 2001-07-10 Multi Level Memory Technology Read and write operations using constant row line voltage and variable column line load
US6301151B1 (en) * 2000-08-09 2001-10-09 Information Storage Devices, Inc. Adaptive programming method and apparatus for flash memory analog storage
US20050083735A1 (en) * 2003-10-20 2005-04-21 Jian Chen Behavior based programming of non-volatile memory
US20070025157A1 (en) * 2005-08-01 2007-02-01 Jun Wan Method for programming non-volatile memory with self-adjusting maximum program loop

Cited By (105)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US8599611B2 (en) 2006-05-12 2013-12-03 Apple Inc. Distortion estimation and cancellation in memory devices
US8239735B2 (en) 2006-05-12 2012-08-07 Apple Inc. Memory Device with adaptive capacity
US8156403B2 (en) 2006-05-12 2012-04-10 Anobit Technologies Ltd. Combined distortion estimation and error correction coding for memory devices
US8050086B2 (en) 2006-05-12 2011-11-01 Anobit Technologies Ltd. Distortion estimation and cancellation in memory devices
US8570804B2 (en) 2006-05-12 2013-10-29 Apple Inc. Distortion estimation and cancellation in memory devices
US8060806B2 (en) 2006-08-27 2011-11-15 Anobit Technologies Ltd. Estimation of non-linear distortion in memory devices
US8145984B2 (en) 2006-10-30 2012-03-27 Anobit Technologies Ltd. Reading memory cells using multiple thresholds
US7821826B2 (en) 2006-10-30 2010-10-26 Anobit Technologies, Ltd. Memory cell readout using successive approximation
USRE46346E1 (en) 2006-10-30 2017-03-21 Apple Inc. Reading memory cells using multiple thresholds
US7975192B2 (en) 2006-10-30 2011-07-05 Anobit Technologies Ltd. Reading memory cells using multiple thresholds
US7924648B2 (en) 2006-11-28 2011-04-12 Anobit Technologies Ltd. Memory power and performance management
US8151163B2 (en) 2006-12-03 2012-04-03 Anobit Technologies Ltd. Automatic defect management in memory devices
US7900102B2 (en) 2006-12-17 2011-03-01 Anobit Technologies Ltd. High-speed programming of memory devices
US8151166B2 (en) 2007-01-24 2012-04-03 Anobit Technologies Ltd. Reduction of back pattern dependency effects in memory devices
US7751240B2 (en) 2007-01-24 2010-07-06 Anobit Technologies Ltd. Memory device with negative thresholds
US7881107B2 (en) 2007-01-24 2011-02-01 Anobit Technologies Ltd. Memory device with negative thresholds
US8369141B2 (en) 2007-03-12 2013-02-05 Apple Inc. Adaptive estimation of memory cell read thresholds
US8001320B2 (en) 2007-04-22 2011-08-16 Anobit Technologies Ltd. Command interface for memory devices
US8429493B2 (en) 2007-05-12 2013-04-23 Apple Inc. Memory device with internal signap processing unit
US8234545B2 (en) 2007-05-12 2012-07-31 Apple Inc. Data storage with incremental redundancy
US7925936B1 (en) 2007-07-13 2011-04-12 Anobit Technologies Ltd. Memory device with non-uniform programming levels
US8259497B2 (en) 2007-08-06 2012-09-04 Apple Inc. Programming schemes for multi-level analog memory cells
US8174905B2 (en) 2007-09-19 2012-05-08 Anobit Technologies Ltd. Programming orders for reducing distortion in arrays of multi-level analog memory cells
US7773413B2 (en) 2007-10-08 2010-08-10 Anobit Technologies Ltd. Reliable data storage in analog memory cells in the presence of temperature variations
US8068360B2 (en) 2007-10-19 2011-11-29 Anobit Technologies Ltd. Reading analog memory cells using built-in multi-threshold commands
US8000141B1 (en) 2007-10-19 2011-08-16 Anobit Technologies Ltd. Compensation for voltage drifts in analog memory cells
US8527819B2 (en) 2007-10-19 2013-09-03 Apple Inc. Data storage in analog memory cell arrays having erase failures
US8270246B2 (en) 2007-11-13 2012-09-18 Apple Inc. Optimized selection of memory chips in multi-chips memory devices
US8225181B2 (en) 2007-11-30 2012-07-17 Apple Inc. Efficient re-read operations from memory devices
US8751726B2 (en) 2007-12-05 2014-06-10 Densbits Technologies Ltd. System and methods employing mock thresholds to generate actual reading thresholds in flash memory devices
US8209588B2 (en) 2007-12-12 2012-06-26 Anobit Technologies Ltd. Efficient interference cancellation in analog memory cell arrays
US8085586B2 (en) 2007-12-27 2011-12-27 Anobit Technologies Ltd. Wear level estimation in analog memory cells
US8156398B2 (en) 2008-02-05 2012-04-10 Anobit Technologies Ltd. Parameter estimation based on error correction code parity check equations
US7924587B2 (en) 2008-02-21 2011-04-12 Anobit Technologies Ltd. Programming of analog memory cells using a single programming pulse per state transition
US7864573B2 (en) 2008-02-24 2011-01-04 Anobit Technologies Ltd. Programming analog memory cells for reduced variance after retention
US8230300B2 (en) 2008-03-07 2012-07-24 Apple Inc. Efficient readout from analog memory cells using data compression
US8400858B2 (en) 2008-03-18 2013-03-19 Apple Inc. Memory device with reduced sense time readout
US8059457B2 (en) 2008-03-18 2011-11-15 Anobit Technologies Ltd. Memory device with multiple-accuracy read commands
US8972472B2 (en) 2008-03-25 2015-03-03 Densbits Technologies Ltd. Apparatus and methods for hardware-efficient unbiased rounding
US7924613B1 (en) 2008-08-05 2011-04-12 Anobit Technologies Ltd. Data storage in analog memory cells with protection against programming interruption
US8498151B1 (en) 2008-08-05 2013-07-30 Apple Inc. Data storage in analog memory cells using modified pass voltages
US7995388B1 (en) 2008-08-05 2011-08-09 Anobit Technologies Ltd. Data storage using modified voltages
US8169825B1 (en) 2008-09-02 2012-05-01 Anobit Technologies Ltd. Reliable data storage in analog memory cells subjected to long retention periods
US8949684B1 (en) 2008-09-02 2015-02-03 Apple Inc. Segmented data storage
US8000135B1 (en) 2008-09-14 2011-08-16 Anobit Technologies Ltd. Estimation of memory cell read thresholds by sampling inside programming level distribution intervals
US8482978B1 (en) 2008-09-14 2013-07-09 Apple Inc. Estimation of memory cell read thresholds by sampling inside programming level distribution intervals
US8239734B1 (en) 2008-10-15 2012-08-07 Apple Inc. Efficient data storage in storage device arrays
US8261159B1 (en) 2008-10-30 2012-09-04 Apple, Inc. Data scrambling schemes for memory devices
US8713330B1 (en) 2008-10-30 2014-04-29 Apple Inc. Data scrambling in memory devices
US8208304B2 (en) 2008-11-16 2012-06-26 Anobit Technologies Ltd. Storage at M bits/cell density in N bits/cell analog memory cell devices, M>N
US8174857B1 (en) 2008-12-31 2012-05-08 Anobit Technologies Ltd. Efficient readout schemes for analog memory cell devices using multiple read threshold sets
US8248831B2 (en) 2008-12-31 2012-08-21 Apple Inc. Rejuvenation of analog memory cells
US8397131B1 (en) 2008-12-31 2013-03-12 Apple Inc. Efficient readout schemes for analog memory cell devices
US8924661B1 (en) 2009-01-18 2014-12-30 Apple Inc. Memory system including a controller and processors associated with memory devices
US8228701B2 (en) 2009-03-01 2012-07-24 Apple Inc. Selective activation of programming schemes in analog memory cell arrays
US8527841B2 (en) 2009-03-13 2013-09-03 Fusion-Io, Inc. Apparatus, system, and method for using multi-level cell solid-state storage as reduced-level cell solid-state storage
US8259506B1 (en) 2009-03-25 2012-09-04 Apple Inc. Database of memory read thresholds
US8832354B2 (en) 2009-03-25 2014-09-09 Apple Inc. Use of host system resources by memory controller
US8850296B2 (en) 2009-04-06 2014-09-30 Densbits Technologies Ltd. Encoding method and system, decoding method and system
US8819385B2 (en) 2009-04-06 2014-08-26 Densbits Technologies Ltd. Device and method for managing a flash memory
US8238157B1 (en) 2009-04-12 2012-08-07 Apple Inc. Selective re-programming of analog memory cells
US8479080B1 (en) 2009-07-12 2013-07-02 Apple Inc. Adaptive over-provisioning in memory systems
US8495465B1 (en) 2009-10-15 2013-07-23 Apple Inc. Error correction coding over multiple memory pages
US8724387B2 (en) 2009-10-22 2014-05-13 Densbits Technologies Ltd. Method, system, and computer readable medium for reading and programming flash memory cells using multiple bias voltages
US8677054B1 (en) 2009-12-16 2014-03-18 Apple Inc. Memory management schemes for non-volatile memory devices
US9037777B2 (en) * 2009-12-22 2015-05-19 Densbits Technologies Ltd. Device, system, and method for reducing program/read disturb in flash arrays
US20110153919A1 (en) * 2009-12-22 2011-06-23 Erez Sabbag Device, system, and method for reducing program/read disturb in flash arrays
US8694814B1 (en) 2010-01-10 2014-04-08 Apple Inc. Reuse of host hibernation storage space by memory controller
US8572311B1 (en) 2010-01-11 2013-10-29 Apple Inc. Redundant data storage in multi-die memory systems
US8677203B1 (en) 2010-01-11 2014-03-18 Apple Inc. Redundant data storage schemes for multi-die memory systems
US8380915B2 (en) 2010-01-27 2013-02-19 Fusion-Io, Inc. Apparatus, system, and method for managing solid-state storage media
US8854882B2 (en) 2010-01-27 2014-10-07 Intelligent Intellectual Property Holdings 2 Llc Configuring storage cells
US8315092B2 (en) 2010-01-27 2012-11-20 Fusion-Io, Inc. Apparatus, system, and method for determining a read voltage threshold for solid-state storage media
US8661184B2 (en) 2010-01-27 2014-02-25 Fusion-Io, Inc. Managing non-volatile media
US8873286B2 (en) 2010-01-27 2014-10-28 Intelligent Intellectual Property Holdings 2 Llc Managing non-volatile media
US9245653B2 (en) 2010-03-15 2016-01-26 Intelligent Intellectual Property Holdings 2 Llc Reduced level cell mode for non-volatile memory
US8745317B2 (en) 2010-04-07 2014-06-03 Densbits Technologies Ltd. System and method for storing information in a multi-level cell memory
US8694853B1 (en) 2010-05-04 2014-04-08 Apple Inc. Read commands for reading interfering memory cells
US8572423B1 (en) 2010-06-22 2013-10-29 Apple Inc. Reducing peak current in memory systems
US8595591B1 (en) 2010-07-11 2013-11-26 Apple Inc. Interference-aware assignment of programming levels in analog memory cells
US9104580B1 (en) 2010-07-27 2015-08-11 Apple Inc. Cache memory for hybrid disk drives
US8645794B1 (en) 2010-07-31 2014-02-04 Apple Inc. Data storage in analog memory cells using a non-integer number of bits per cell
US8767459B1 (en) 2010-07-31 2014-07-01 Apple Inc. Data storage in analog memory cells across word lines using a non-integer number of bits per cell
US8856475B1 (en) 2010-08-01 2014-10-07 Apple Inc. Efficient selection of memory blocks for compaction
US8493781B1 (en) 2010-08-12 2013-07-23 Apple Inc. Interference mitigation using individual word line erasure operations
US8694854B1 (en) 2010-08-17 2014-04-08 Apple Inc. Read threshold setting based on soft readout statistics
US9021181B1 (en) 2010-09-27 2015-04-28 Apple Inc. Memory management for unifying memory cell conditions by using maximum time intervals
US9501392B1 (en) 2011-05-12 2016-11-22 Avago Technologies General Ip (Singapore) Pte. Ltd. Management of a non-volatile memory module
US8996788B2 (en) 2012-02-09 2015-03-31 Densbits Technologies Ltd. Configurable flash interface
US8879325B1 (en) 2012-05-30 2014-11-04 Densbits Technologies Ltd. System, method and computer program product for processing read threshold information and for reading a flash memory module
US9431118B1 (en) 2012-05-30 2016-08-30 Avago Technologies General Ip (Singapore) Pte. Ltd. System, method and computer program product for processing read threshold information and for reading a flash memory module
US9413491B1 (en) 2013-10-08 2016-08-09 Avago Technologies General Ip (Singapore) Pte. Ltd. System and method for multiple dimension decoding and encoding a message
US10120792B1 (en) 2014-01-29 2018-11-06 Avago Technologies General Ip (Singapore) Pte. Ltd. Programming an embedded flash storage device
US9542262B1 (en) 2014-05-29 2017-01-10 Avago Technologies General Ip (Singapore) Pte. Ltd. Error correction
US9892033B1 (en) 2014-06-24 2018-02-13 Avago Technologies General Ip (Singapore) Pte. Ltd. Management of memory units
US9584159B1 (en) 2014-07-03 2017-02-28 Avago Technologies General Ip (Singapore) Pte. Ltd. Interleaved encoding
US9972393B1 (en) 2014-07-03 2018-05-15 Avago Technologies General Ip (Singapore) Pte. Ltd. Accelerating programming of a flash memory module
US9449702B1 (en) 2014-07-08 2016-09-20 Avago Technologies General Ip (Singapore) Pte. Ltd. Power management
US9524211B1 (en) 2014-11-18 2016-12-20 Avago Technologies General Ip (Singapore) Pte. Ltd. Codeword management
US10305515B1 (en) 2015-02-02 2019-05-28 Avago Technologies International Sales Pte. Limited System and method for encoding using multiple linear feedback shift registers
US10628255B1 (en) 2015-06-11 2020-04-21 Avago Technologies International Sales Pte. Limited Multi-dimensional decoding
US9851921B1 (en) 2015-07-05 2017-12-26 Avago Technologies General Ip (Singapore) Pte. Ltd. Flash memory chip processing
US9954558B1 (en) 2016-03-03 2018-04-24 Avago Technologies General Ip (Singapore) Pte. Ltd. Fast decoding of data stored in a flash memory
US11556416B2 (en) 2021-05-05 2023-01-17 Apple Inc. Controlling memory readout reliability and throughput by adjusting distance between read thresholds
US11847342B2 (en) 2021-07-28 2023-12-19 Apple Inc. Efficient transfer of hard data and confidence levels in reading a nonvolatile memory

Also Published As

Publication number Publication date
WO2009053963A3 (en) 2010-03-04

Similar Documents

Publication Publication Date Title
US8694715B2 (en) Methods for adaptively programming flash memory devices and flash memory systems incorporating same
WO2009053963A2 (en) Methods for adaptively programming flash memory devices and flash memory systems incorporating same
US8762800B1 (en) Systems and methods for handling immediate data errors in flash memory
US8751726B2 (en) System and methods employing mock thresholds to generate actual reading thresholds in flash memory devices
US9377962B2 (en) Determining bias information for offsetting operating variations in memory cells
US9224456B2 (en) Setting operating parameters for memory cells based on wordline address and cycle information
US10613781B2 (en) Apparatus and method for determining an operating condition of a memory cell based on cycle information
US8819503B2 (en) Apparatus and method for determining an operating condition of a memory cell based on cycle information
US8650352B2 (en) Systems and methods for determining logical values of coupled flash memory cells
US8724387B2 (en) Method, system, and computer readable medium for reading and programming flash memory cells using multiple bias voltages
US9019770B2 (en) Data reading method, and control circuit, memory module and memory storage apparatus and memory module using the same
US10580485B2 (en) System and method for adjusting read levels in a storage device based on bias functions
WO2009053962A2 (en) Systems and methods for averaging error rates in non-volatile devices and storage systems
US8972653B2 (en) Memory management method, and memory controller and memory storage apparatus using the same
KR101684037B1 (en) Apparatus and methods of programming memory cells using adjustable charge state level(s)
US11579961B2 (en) Bit error rate based dynamic program step characteristic adjustment
US10754583B2 (en) Level width based dynamic program step characteristic adjustment

Legal Events

Date Code Title Description
121 Ep: the epo has been informed by wipo that ep was designated in this application

Ref document number: 08808043

Country of ref document: EP

Kind code of ref document: A2

WWE Wipo information: entry into national phase

Ref document number: 12596680

Country of ref document: US

NENP Non-entry into the national phase

Ref country code: DE

122 Ep: pct application non-entry in european phase

Ref document number: 08808043

Country of ref document: EP

Kind code of ref document: A2