WO2011068711A2 - High mobility monolithic p-i-n diodes - Google Patents

High mobility monolithic p-i-n diodes Download PDF

Info

Publication number
WO2011068711A2
WO2011068711A2 PCT/US2010/057670 US2010057670W WO2011068711A2 WO 2011068711 A2 WO2011068711 A2 WO 2011068711A2 US 2010057670 W US2010057670 W US 2010057670W WO 2011068711 A2 WO2011068711 A2 WO 2011068711A2
Authority
WO
WIPO (PCT)
Prior art keywords
doped layer
substrate
dopant
layer
containing precursor
Prior art date
Application number
PCT/US2010/057670
Other languages
French (fr)
Other versions
WO2011068711A3 (en
Inventor
Xinhai Han
Nagarajan Rajagopalan
Ji Ae Park
Bencherki Mebarki
Heung Lak Park
Bok Hoen Kim
Original Assignee
Applied Materials, Inc.
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Applied Materials, Inc. filed Critical Applied Materials, Inc.
Priority to JP2012542086A priority Critical patent/JP2013513238A/en
Priority to CN2010800545874A priority patent/CN102640295A/en
Publication of WO2011068711A2 publication Critical patent/WO2011068711A2/en
Publication of WO2011068711A3 publication Critical patent/WO2011068711A3/en

Links

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02104Forming layers
    • H01L21/02365Forming inorganic semiconducting materials on a substrate
    • H01L21/02612Formation types
    • H01L21/02617Deposition types
    • H01L21/0262Reduction or decomposition of gaseous compounds, e.g. CVD
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/86Types of semiconductor device ; Multistep manufacturing processes therefor controllable only by variation of the electric current supplied, or only the electric potential applied, to one or more of the electrodes carrying the current to be rectified, amplified, oscillated or switched
    • H01L29/861Diodes
    • H01L29/868PIN diodes
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02104Forming layers
    • H01L21/02365Forming inorganic semiconducting materials on a substrate
    • H01L21/02518Deposited layers
    • H01L21/02521Materials
    • H01L21/02524Group 14 semiconducting materials
    • H01L21/02532Silicon, silicon germanium, germanium
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02104Forming layers
    • H01L21/02365Forming inorganic semiconducting materials on a substrate
    • H01L21/02518Deposited layers
    • H01L21/0257Doping during depositing
    • H01L21/02573Conductivity type
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02104Forming layers
    • H01L21/02365Forming inorganic semiconducting materials on a substrate
    • H01L21/02518Deposited layers
    • H01L21/0257Doping during depositing
    • H01L21/02573Conductivity type
    • H01L21/02576N-type
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02104Forming layers
    • H01L21/02365Forming inorganic semiconducting materials on a substrate
    • H01L21/02518Deposited layers
    • H01L21/0257Doping during depositing
    • H01L21/02573Conductivity type
    • H01L21/02579P-type
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02104Forming layers
    • H01L21/02365Forming inorganic semiconducting materials on a substrate
    • H01L21/02518Deposited layers
    • H01L21/02587Structure
    • H01L21/0259Microstructure
    • H01L21/02603Nanowires
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic System or AIIIBV compounds with or without impurities, e.g. doping materials
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/66007Multistep manufacturing processes
    • H01L29/66075Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
    • H01L29/66083Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by variation of the electric current supplied or the electric potential applied, to one or more of the electrodes carrying the current to be rectified, amplified, oscillated or switched, e.g. two-terminal devices
    • H01L29/6609Diodes
    • H01L29/66136PN junction diodes

Definitions

  • P-i-n diodes are useful for high-speed and/or high -power applications while also increasing the capture rate in detection applications. These structures have been incorporated in static memory modules where the diodes are monolithically integrated into memory cells.
  • Horizontally-oriented p-i-n diodes have been made in a manner similar to CMOS transistors by sequentially doping a device through ion implantation using a sequence of masks which only expose the portion of the substrate which requires p- or n-type dopant.
  • the high density of memory devices necessitates the production of vertical p-i-n diodes which have been formed by depositing a thick intrinsic layer and sequentially bombarding the stack with e.g.
  • Methods of forming high-current density vertical p-i-n diodes on a substrate include the steps of concurrently combining a group-IV-element- containing precursor with a sequential exposure to an n-type dopant precursor and a p-type dopant precursor in either order.
  • An intrinsic layer is deposited between the n-type and p- type layers by reducing or eliminating the flow of the dopant precursors while flowing the group-IV-element-containing precursor.
  • the substrate may reside in the same processing chamber during the deposition of each of the n-type layer, intrinsic layer and p-type layer and the substrate is not exposed to atmosphere between the depositions of adjacent layers.
  • the present disclosure provides a method of forming a high- current density vertical p-i-n diode on a substrate in a substrate processing region in a substrate processing chamber.
  • the method includes transferring the substrate into the substrate processing region, flowing a group-IV-element-containing precursor having a group-IV flow rate while also flowing hydrogen with a hydrogen flow rate into the substrate processing region to form a polycrystalline semiconducting film on the substrate and forming an RF plasma in the substrate processing region.
  • the method further includes doping the semiconducting film during formation to form a vertical p-i-n film stack by sequentially (1) supplying a first dopant-containing precursor at a first dopant flow rate during formation of a first doped layer, (2) supplying essentially no flow rate of dopant-containing precursor during formation of an intrinsic layer and (3) supplying a second dopant-containing precursor at a second dopant flow rate during formation of a second doped layer.
  • the formation of the first doped layer, the intrinsic layer and the second doped layer occur without exposing the substrate to atmosphere between formation of adjacent layers.
  • the oxygen incorporation near the interface is reduced and electronic mobility is improved and the first doped layer or the second doped layer is an n-type layer and the other is a p-type layer.
  • the method further includes removing the substrate from the substrate processing region.
  • Fig. 1 is a flowchart illustrating selected steps for making a p-i-n diode stack according to embodiments of the invention.
  • Fig. 2 is another flowchart illustrating selected steps for forming a p-i-n diode based memory device according to embodiments of the invention.
  • Fig. 3 is a perspective view of a columnar p-i-n diode according to embodiments of the invention.
  • Fig. 4 shows a substrate processing system according to embodiments of the invention.
  • Fig. 5 shows a substrate processing chamber according to embodiments of the invention.
  • Methods of forming high-current density vertical p-i-n diodes on a substrate include the steps of concurrently combining a group-IV-element- containing precursor with a sequential exposure to an n-type dopant precursor and a p-type dopant precursor in either order.
  • An intrinsic layer is deposited between the n-type and p- type layers by reducing or eliminating the flow of the dopant precursors while flowing the group-IV-element-containing precursor.
  • the substrate may reside in the same processing chamber during the deposition of each of the n-type layer, intrinsic layer and p-type layer and the substrate is not exposed to atmosphere between the depositions of adjacent layers.
  • the methods presented herein allow a p-i-n diode stack to be formed without the use of ion implantation which would necessitate a high temperature anneal to activate the implanted dopants.
  • the p-i-n diode stack is also formed without exposing the substrate to the atmosphere during the deposition, thereby avoiding formation of a thin oxide layer within the stack.
  • the thin oxide layer may reduce the electronic mobility of the device and lower the maximum tolerated current density.
  • the maximum tolerated current density is the highest current density which does not rapidly degrade the performance by e.g. redistributing the dopants.
  • FIG. 1 is a flowchart showing selected operations in methods 100 of making a p-i-n diode film stack according to embodiments of the invention.
  • the method 100 includes transferring a substrate into a substrate processing region 102.
  • a flow of hydrogen is initiated and continues 103 while flows of GeH 4 and SiH 4 are delivered to the substrate processing region 104.
  • An RF plasma is present in the substrate processing region during the growth of the film stack.
  • a sequence of dopant precursors are delivered in operation 105 as a film of silicon germanium is grown.
  • a boron-containing precursor is flowed first (e.g.
  • a phosphorus-containing precursor e.g. PH 3
  • This sequence results in a p-i-n diode stack with the p-type layer underneath the intrinsic layer which, in turn, is below the n-type layer. Both the p-i interface and the i-n interface are subsurface and protected at this point and the substrate may be transferred from the substrate processing region 108.
  • Intrinsic layers at the beginning or end of the sequence should be avoided to form a p-i-n rather than undesirable i-p-i-n or p-i-n-i structures. Such structures are avoided in a number of ways.
  • the dopant precursor may be initiated at the same time as the flows of GeH 4 and SiH 4 .
  • GeH 4 and SiH 4 flows may be initiated and allowed to establish a steady flow.
  • a flow of dopant precursor may then be started before or about the same time as the plasma power to the substrate processing region is turned on.
  • the plasma power may be stopped and the flows of dopant precursor, GeH 4 and SiH 4 may be stopped simultaneous with the termination of the plasma power.
  • the flows may also be stopped after the termination of the plasma power and even at different times for each flow.
  • Flows of GeH 4 and SiH 4 are both continued throughout the growth of the film of silicon germanium in FIG. 1.
  • the flows of either or both of GeH 4 and SiH 4 are interrupted between the first doped layer and the intrinsic layer or between the intrinsic layer and the second doped layer.
  • the presence of hydrogen during the formation of the silicon germanium ensures the film is polycrystalline. Higher flows of hydrogen will typically result in larger crystal domains within the polycrystalline film which increases the electronic mobility and helps p-i-n diodes to tolerate higher current densities.
  • the flow rate of hydrogen is greater than the sum of the flow rates of GeH 4 and SiH by a factor of greater than or about 15, greater than or about 20, greater than or about 25 or greater than or about 30 in different embodiments.
  • the deposited film may be amorphous without the accompanying flow of hydrogen.
  • Variations on this sequence are clearly possible.
  • the sequence may begin with the phosphorus-containing precursor and conclude with the boron-containing precursor which would result in a p-i-n diode stack having the n-type layer below the intrinsic layer and the p- type layer would be the outermost layer.
  • Germanium may be supplied from other precursors such as digermane (Ge 2 H 6 ) or higher order germanes.
  • silicon may be supplied from other precursors such as disilane (Si 2 H 6 ) and higher-order silanes.
  • the silane and germane-based precursors may also be replaced by halogen substituted alternatives having some or all the hydrogens replaced by a halogen.
  • the p-type dopant and the n-type dopant may be different than those used in the example of FIG. 1.
  • Gallium may be used instead of boron to create the p-type layer and arsenic or antimony may be used in place of the phosphorus.
  • Combinations of dopants of the same type may also be used in embodiments.
  • Suitable precursors for delivering gallium to the substrate processing region include triethyl gallium (TEG) and trimethyl gallium (TMG).
  • the most common dopant for arsenic is arsine (AsH 3 ) and exemplary dopants for antimony include Stibine (SbH 3 ), triethyl antimony (TESb) and trimethyl antimony (TMSb).
  • Dopant- containing precursors may include halogen-substituted versions of all the precursors listed where a halogen (F, CI, Br ...) replace some or all the hydrogens present in the dopant- containing precursors described above
  • the temperature of the substrate may be between about 150°C and about 600°C, between about 200°C and about 500°C or between about 300°C and about 400°C in different embodiments. Higher temperatures will typically result in larger mobilities since the crystal size in the polycrystalline silicon germanium increases with increased temperature.
  • the pressure in the substrate processing region may be between about 0.5 Torr and about 10 Torr, between about 2 Torr and about 8 Torr or between about 4 Torr and about 6 Torr in different embodiments.
  • the spacing between the top surface of the substrate and the bottom surface of the blocker plate assembly (described in detail later) in combination with the plasma power level determine the plasma power density used to excite the precursors.
  • RF plasma frequencies may be one or a combination of RF frequencies (e.g.
  • the RF power may be between about 25 Watts and about 400 Watts, between about 50 Watts and about 350 Watts, between about 100 Watts and about 300 Watts or between about 150 Watts and about 250 Watts in different embodiments.
  • the combined flow rate of the silane (S1H4) and germane (GeH 4 ) may be between about 20 seem and about 200 seem, between about 50 seem and about 150 seem or between about 75 seem and about 125 seem in different embodiments.
  • the flow rate of the hydrogen is preferably chosen to be above or about a high multiple (e.g. 10, 20, 30, 40 ...) of the combined flow rate of silane and germane.
  • the hydrogen flow rate may be between about 500 seem and about 10,000 seem, between about 1,000 seem and about 8,000 seem, between about 2,000 seem and about 7,000 seem or between about 4,000 seem and about 6,000 seem in different embodiments.
  • Helium may also be added to the substrate processing region during formation of the p-i-n diode in order to improve the uniformity of the deposition across the substrate surface.
  • the helium flow rate may be between about 1 ,000 seem and about 10,000 seem, between about 2,000 seem and about 9,000 seem, between about 3,000 seem and about 8,000 seem or between about 4,000 seem and about 6,000 seem in different embodiments. All flow rates and plasma powers provided herein correspond to a dual chamber which processes one side of two circular substrates having 300 mm diameters. Appropriate scaling is required for processes used to deposit p-i-n film stacks on substrate(s) whose processed surface area differs from these.
  • FIG. 2 another flowchart is shown illustrating selected steps in methods 200 for forming a p-i-n diode structures as applied to resistivity switch devices.
  • the method 200 includes transferring a substrate into a substrate processing region (operation 202) and providing germane (GeH 4 ) and hydrogen (H 2 ) to form a polycrystalline layer of germanium with the assistance of an RF plasma (operation 204).
  • Flow rates, alternative germanium precursors, and RF plasma powers may be as they were described with reference to FIG. 1.
  • no silicon-containing precursor is used in order to grow a germanium layer rather than a silicon-germanium layer.
  • Germanium (Ge) provides the highest mobility and therefore results in devices which tolerate the highest current densities during operation.
  • Silicon germanium (Si x Gei -x ) offer a continuum of mobilities which increase more or less monotonically as the proportion of germanium is increased. Though not shown in FIG. 2, a silicon precursor may be flowed into the substrate processing region as well, in disclosed embodiments, to achieve the more general composition Si x Gei -x . [0024] As the film of germanium is grown, a sequence of dopant precursors are delivered in operation 206.
  • the doping operation 206 includes flowing a phosphorus-containing precursor followed by no (or low) dopant flow followed by flowing a boron-containing precursor without breaking vacuum and exposing the substrate to the atmosphere at any point during the deposition.
  • the sequence forms a p-i-n diode film stack having n-type material on the bottom and p-type material on the top (the outermost layer). Again, an intrinsic layer lies between the n-type and the p-type material. Intrinsic layers may not be devoid of dopants and there may be some concentration of active dopants in the intrinsic layer regardless of whether no flow or a reduced flow of dopants enters the substrate processing region during the formation of the p-i-n diode film stack. The dopant concentration of the intrinsic layer may be below or about 10 /cm , below or about 10 /cm or below or about 10 /cm in different embodiments (as with FIG. 1).
  • the substrate is removed from the substrate processing region 208.
  • the substrate is transferred to another deposition chamber where a resistivity switch material is deposited on the p-i-n diode film stack 210.
  • incorporación of the p-i-n diode film stack into a memory device based on resistivity switch phenomenon is an exemplary application and many other applications will benefit from high mobility p-i-n diodes.
  • the new film stack is patterned to form resistivity-switch memory columns 212.
  • Applications which benefit from high density may require p-i-n diode columns of lateral dimension less than or about 60 nm, less than or about 50 nm, less than or about 40 nm, less than or about 30 nm or less than or about 20 nm in different embodiments.
  • the resulting p-i-n diode column is depicted in FIG. 3.
  • the n-type material 305 is shown at the bottom of the column and the substrate extends below the column.
  • the intrinsic portion 310 and the p-type portion 315 of the column are also shown.
  • Columns having 30 nm width formed according to embodiments of the invention may tolerate currents of about 1 ⁇ or more in the forward-biased direction. The ability to tolerate high currents allows resistivity switch material to be switched from a low-resistivity state to a high-resistivity state and to return the switch back to the low-resistivity state. Columns made according to disclosed embodiments enable even the latter transition to proceed for narrow high-density devices.
  • Deposition chambers that may implement embodiments of the present invention may include high-density plasma chemical vapor deposition (HDP-CVD) chambers, plasma enhanced chemical vapor deposition (PECVD) chambers, sub-atmospheric chemical vapor deposition (SACVD) chambers, and thermal chemical vapor deposition chambers, among other types of chambers.
  • HDP-CVD high-density plasma chemical vapor deposition
  • PECVD plasma enhanced chemical vapor deposition
  • SACVD sub-atmospheric chemical vapor deposition
  • thermal chemical vapor deposition chambers among other types of chambers.
  • Specific examples of CVD systems that may implement embodiments of the invention include the CENTURA ULTIMA® HDP-CVD
  • Examples of substrate processing chambers that can be used with exemplary methods of the invention may include those shown and described in co-assigned U.S. Patent Publication No. 2007/0289534 to Lubomirsky et al, titled “PROCESS CHAMBER FOR DIELECTRIC GAPFILL,” the entire contents of which is herein incorporated by reference for all purposes. Additional exemplary systems may include those shown and described in U.S. Pat. Nos. 6,387,207 and 6,830,624, which are also incorporated herein by reference for all purposes.
  • FIG. 4 shows one such system 400 of deposition, baking and curing chambers according to disclosed embodiments.
  • a pair of FOUPs (front opening unified pods) 402 supply substrate substrates (e.g., 300 mm diameter wafers) that are received by robotic arms 404 and placed into a low pressure holding area 406 before being placed into one of the wafer processing chambers 408a-f.
  • a second robotic arm 410 may be used to transport the substrate wafers from the holding area 406 to the processing chambers 408a-f and back.
  • the processing chambers 408a-f may include one or more system components for depositing, annealing, curing and/or etching a flowable dielectric film on the substrate wafer.
  • two pairs of the processing chamber e.g., 408c-d and 408e-f
  • the third pair of processing chambers e.g., 408a-b
  • the same two pairs of processing chambers may be configured to both deposit and anneal a flowable dielectric film on the substrate, while the third pair of chambers (e.g., 408a-b) may be used for UV or E-beam curing of the deposited film.
  • all three pairs of chambers e.g., 408a-f may be configured to deposit and cure a flowable dielectric film on the substrate.
  • two pairs of processing chambers may be used for both deposition and UV or E-beam curing of the flowable dielectric, while a third pair of processing chambers (e.g. 408a-b) may be used for annealing the dielectric film.
  • a third pair of processing chambers e.g. 408a-b
  • Any one or more of the processes described may be carried out on chamber(s) separated from the fabrication system shown in different embodiments.
  • one or more of the process chambers 408a-f may be configured as a wet treatment chamber. These process chambers include heating the flowable dielectric film in an atmosphere that include moisture.
  • embodiments of system 400 may include wet treatment chambers 408a-b and anneal processing chambers 408c-d to perform both wet and dry anneals on the deposited dielectric film.
  • PECVD chamber 500 includes a chamber body 500a and a chamber lid 500b.
  • PECVD chamber 500 contains a gas supply system 505 which may provide several precursor through chamber lid 500b into upper chamber region 515. The precursors disperse within upper chamber region 515 and are evenly introduced into substrate processing region 520 through blocker plate assembly 523.
  • substrate processing region 520 houses substrate 525 which has been transferred onto substrate support pedestal 530. Support pedestal 530 may provide heat to substrate 525 during processing to facilitate a deposition reaction.
  • the bottom surface of blocker plate assembly 523 may be formed from an electrically conducting material in order to serve as an electrode for forming a capacitive plasma.
  • the substrate e.g. a semiconductor wafer
  • Substrate support pedestal 530 can be moved controllably between a lower loading/off-loading position (depicted in FIG. 5) and an upper processing position (indicated by dashed line 533).
  • the separation between the dashed line and the bottom surface of blocker plate assembly 523 is a parameter which helps control the plasma power density during processing.
  • deposition and carrier gases are flowed from gas supply system 505 through combined or separated delivery lines.
  • the supply line for each process gas includes (i) several safety shut-off valves 506 that can be used to automatically or manually shut-off the flow of process gas into the chamber, and (ii) mass flow controllers (not shown) that measure the flow of gas through the supply line.
  • Some gases may flow through a remote plasma system (RPS) 510 prior to entry into upper chamber region 515.
  • RPS remote plasma system
  • Blocker plate assembly 523 may also include a perforated blocker plate in order to increase the evenness of the distribution of precursors into substrate processing region 520.
  • the deposition process performed in the CVD chamber 500 can be either a thermal process or a plasma-enhanced process.
  • an RF power supply 540 applies electrical power between gas distribution faceplate 524 and support pedestal 530 to excite the process gas mixture to form a plasma within the cylindrical region between gas distribution faceplate 524 and substrate 525 supported by pedestal 530.
  • Gas distribution faceplate 524 has either a conducting surface or is insulating with a metal insert. Regardless of position, the metal portion of gas distribution faceplate 524 is electrically isolated from the rest of CVD chamber 500 via dielectric inserts which allow the voltage of faceplate 524 to be varied with respect to, especially, support pedestal 530.
  • RF power supply 540 may be a mixed frequency RF power supply that typically supplies power at a high RF frequency (RF1) of 13.56 MHz and a low RF frequency (RF2) of 360 KHz to enhance the decomposition of reactive species introduced into substrate processing region 520.
  • RF1 high RF frequency
  • RF2 low RF frequency
  • RF power supply 540 would not be utilized, and the process gas mixture thermally reacts to deposit the desired films on the surface of the semiconductor wafer supported on support pedestal 530.
  • Support pedestal 530 may be resistively heated to provide thermal energy to assist with the reaction.
  • the plasma heats up process chamber 500, including the walls of the chamber body 500a surrounding an exhaust passageway (not shown) used to exhaust gases from the chamber 500.
  • a hot fluid may be circulated through the walls of the process chamber 500 to maintain the chamber at an elevated temperature.
  • Channels may be provided within the chamber walls of CVD chamber 500 for the hot fluid flow.
  • Fluids used to heat the chamber body 500a and possibly chamber lid 500b may include water-based ethylene glycol, oil-based thermal transfer fluids and the like. Chamber heating can reduce condensation of reactant products which otherwise might migrate back into the processing chamber and adversely affect the current or a subsequent deposition.
  • the remainder of the gas mixture that is not deposited in a layer, including reaction byproducts, is evacuated from the CVD chamber 500 by a vacuum pump through an orifice (not shown) in chamber body 500a.
  • the wafer support platter of support pedestal 530 (preferably aluminum, anodized aluminum, ceramic, or a combination thereof) is resistively heated using an embedded single- loop embedded heater element configured to make two full turns in the form of parallel concentric circles. An outer portion of the heater element runs adjacent to a perimeter of the support platter, while an inner portion runs on the path of a concentric circle having a smaller radius.
  • the wiring to the heater element passes through the stem of support pedestal 500.
  • any or all of the chamber lining, gas inlet manifold faceplate, and various other reactor hardware are made out of material such as aluminum, anodized aluminum, or ceramic. An example of such a CVD apparatus is described in co-assigned U.S. Pat. No.
  • Remote plasma system 510 may be mounted on chamber lid 500b of CVD chamber 500.
  • remote plasma system 510 is desirably a compact, self-contained unit that can be conveniently mounted on chamber lid 500b and be easily retrofitted onto existing chambers without costly and time-consuming modifications.
  • One suitable unit is the
  • ASTRON® generator available from Applied Science and Technology, Inc. of Woburn, Mass.
  • the ASTRON® generator utilizes a low-field toroidal plasma to dissociate a process gas.
  • the plasma dissociates a process gas including a fluorine-containing gas such as NF 3 and a carrier gas such as argon to generate free fluorine which is used to clean film deposits in CVD chamber 500.
  • the substrate processing system is controlled by a system controller.
  • the system controller includes storage media and processors (e.g. general purpose microprocessors or application specific IC's).
  • the processors may be processor cores present on a monolithic integrated circuit, separated but still located on a single-board computer (SBC) or located on separate printed circuit cards possibly located at different locations about the substrate processing system.
  • SBC single-board computer
  • the processors communicate with one another as well as with analog and digital input/output boards, interface boards and stepper motor controller boards using standard communication protocols.
  • the system controller controls all of the activities of the CVD machine.
  • the system controller executes system control software, which is a computer program stored in a computer-readable medium.
  • the medium is a hard disk drive, but the medium may also be other kinds of memory.
  • the computer program includes sets of instructions that dictate the timing, mixture of gases, chamber pressure, chamber and substrate temperatures, RF power levels, support pedestal position, and other parameters of a particular process.
  • a process for depositing a varyingly-doped film stack on a substrate can be implemented using a computer program product that is executed by the system controller.
  • the computer program code can be written in any conventional computer readable programming language: for example, 68000 assembly language, C, C++, Pascal, Fortran or others.
  • Suitable program code is entered into a single file, or multiple files, using a conventional text editor, and stored or embodied in a computer usable medium, such as a memory system of the computer. If the entered code text is in a high level language, the code is compiled, and the resultant compiler code is then linked with an object code of
  • precompiled Microsoft Windows® library routines To execute the linked, compiled object code the system user invokes the object code, causing the computer system to load the code in memory. The CPU then reads and executes the code to perform the tasks identified in the program.
  • the interface between a user and the controller is via a flat-panel touch-sensitive monitor.
  • two monitors are used, one mounted in the clean room wall for the operators and the other behind the wall for the service technicians.
  • the two monitors may simultaneously display the same information, in which case only one accepts input at a time.
  • the operator touches a designated area of the touch-sensitive monitor.
  • the touched area changes its highlighted color, or a new menu or screen is displayed, confirming communication between the operator and the touch- sensitive monitor.
  • Other devices such as a keyboard, mouse, or other pointing or communication device, may be used instead of or in addition to the touch-sensitive monitor to allow the user to communicate with the system controller.
  • substrate may be a support substrate with or without layers formed thereon.
  • the support substrate may be an insulator or a semiconductor of a variety of doping concentrations and profiles and may, for example, be a semiconductor substrate of the type used in the manufacture of integrated circuits.
  • a layer of "silicon germanium", “silicon” or “germanium” may include minority concentrations of other elemental constituents such as nitrogen, hydrogen, carbon and the like.
  • a gas in an "excited state” describes a gas wherein at least some of the gas molecules are in vibrationally-excited, dissociated and/or ionized states.
  • a gas may be a combination of two or more gases.
  • the term “column” is used throughout with no implication that the formed geometry is circular. Viewed from above the surface, columns may appear circular, oval, polygonal, rectangular, or a variety of other shapes.
  • precursor is used to refer to any process gas which takes part in a reaction to either remove or deposit material from a surface.

Abstract

Methods of forming high-current density vertical p-i-n diodes on a substrate are described. The methods include the steps of concurrently combining a group-IV-element-containing precursor with a sequential exposure to an n-type dopant precursor and a p-type dopant precursor in either order. An intrinsic layer is deposited between the n-type and p-type layers by reducing or eliminating the flow of the dopant precursors while flowing the group-IV-element-containing precursor. The substrate may reside in the same processing chamber during the deposition of each of the n-type layer, intrinsic layer and p-type layer and the substrate is not exposed to atmosphere between the depositions of adjacent layers.

Description

HIGH MOBILITY MONOLITHIC P-I-N DIODES
CROSS-REFERENCES TO RELATED APPLICATIONS
[0001] This application claims the benefit of U.S. Prov. Pat. App. No. 61/266,264 filed December 3, 2009, and titled "HIGH MOBILITY MONOLITHIC P-I-N DIODES," which is incorporated herein by reference for all purposes.
BACKGROUND OF THE INVENTION
[0002] P-i-n diodes are useful for high-speed and/or high -power applications while also increasing the capture rate in detection applications. These structures have been incorporated in static memory modules where the diodes are monolithically integrated into memory cells. [0003] Horizontally-oriented p-i-n diodes have been made in a manner similar to CMOS transistors by sequentially doping a device through ion implantation using a sequence of masks which only expose the portion of the substrate which requires p- or n-type dopant. The high density of memory devices necessitates the production of vertical p-i-n diodes which have been formed by depositing a thick intrinsic layer and sequentially bombarding the stack with e.g. low energy p-type dopant and high energy n-type dopant to position the dopants as desired in a p-i-n stack. Subsequent processing, such as laser annealing, is needed to "heal" or increase grain size in the p-i-n diode stack which raises the mobility and allows higher current densities to be achieved. The high temperature anneals redistribute the dopants which can compromise the performance of devices created. [0004] Thus, there is a need for new deposition processes to form p-i-n diode stacks which offer high mobility (i.e. can tolerate high current densities) and still allow the dopant profile to be precisely controlled. This and other needs are addressed in the present application.
BRIEF SUMMARY OF THE INVENTION
[0005] Methods of forming high-current density vertical p-i-n diodes on a substrate are described. The methods include the steps of concurrently combining a group-IV-element- containing precursor with a sequential exposure to an n-type dopant precursor and a p-type dopant precursor in either order. An intrinsic layer is deposited between the n-type and p- type layers by reducing or eliminating the flow of the dopant precursors while flowing the group-IV-element-containing precursor. The substrate may reside in the same processing chamber during the deposition of each of the n-type layer, intrinsic layer and p-type layer and the substrate is not exposed to atmosphere between the depositions of adjacent layers.
[0006] In one embodiment, the present disclosure provides a method of forming a high- current density vertical p-i-n diode on a substrate in a substrate processing region in a substrate processing chamber. The method includes transferring the substrate into the substrate processing region, flowing a group-IV-element-containing precursor having a group-IV flow rate while also flowing hydrogen with a hydrogen flow rate into the substrate processing region to form a polycrystalline semiconducting film on the substrate and forming an RF plasma in the substrate processing region. The method further includes doping the semiconducting film during formation to form a vertical p-i-n film stack by sequentially (1) supplying a first dopant-containing precursor at a first dopant flow rate during formation of a first doped layer, (2) supplying essentially no flow rate of dopant-containing precursor during formation of an intrinsic layer and (3) supplying a second dopant-containing precursor at a second dopant flow rate during formation of a second doped layer. The formation of the first doped layer, the intrinsic layer and the second doped layer occur without exposing the substrate to atmosphere between formation of adjacent layers. The oxygen incorporation near the interface is reduced and electronic mobility is improved and the first doped layer or the second doped layer is an n-type layer and the other is a p-type layer. The method further includes removing the substrate from the substrate processing region.
[0007] Additional embodiments and features are set forth in part in the description that follows, and in part will become apparent to those skilled in the art upon examination of the specification or may be learned by the practice of the invention. The features and advantages of the invention may be realized and attained by means of the instrumentalities,
combinations, and methods described in the specification.
BRIEF DESCRIPTION OF THE DRAWINGS
[0008] A further understanding of the nature and advantages of the present invention may be realized by reference to the remaining portions of the specification and the drawings wherein like reference numerals are used throughout the several drawings to refer to similar components. In some instances, a sublabel is associated with a reference numeral and follows a hyphen to denote one of multiple similar components. When reference is made to a reference numeral without specification to an existing sublabel, it is intended to refer to all such multiple similar components. [0009] Fig. 1 is a flowchart illustrating selected steps for making a p-i-n diode stack according to embodiments of the invention.
[0010] Fig. 2 is another flowchart illustrating selected steps for forming a p-i-n diode based memory device according to embodiments of the invention. [0011] Fig. 3 is a perspective view of a columnar p-i-n diode according to embodiments of the invention.
[0012] Fig. 4 shows a substrate processing system according to embodiments of the invention.
[0013] Fig. 5 shows a substrate processing chamber according to embodiments of the invention.
DETAILED DESCRIPTION OF THE INVENTION
[0014] Methods of forming high-current density vertical p-i-n diodes on a substrate are described. The methods include the steps of concurrently combining a group-IV-element- containing precursor with a sequential exposure to an n-type dopant precursor and a p-type dopant precursor in either order. An intrinsic layer is deposited between the n-type and p- type layers by reducing or eliminating the flow of the dopant precursors while flowing the group-IV-element-containing precursor. The substrate may reside in the same processing chamber during the deposition of each of the n-type layer, intrinsic layer and p-type layer and the substrate is not exposed to atmosphere between the depositions of adjacent layers. [0015] The methods presented herein allow a p-i-n diode stack to be formed without the use of ion implantation which would necessitate a high temperature anneal to activate the implanted dopants. The p-i-n diode stack is also formed without exposing the substrate to the atmosphere during the deposition, thereby avoiding formation of a thin oxide layer within the stack. The thin oxide layer may reduce the electronic mobility of the device and lower the maximum tolerated current density. The maximum tolerated current density is the highest current density which does not rapidly degrade the performance by e.g. redistributing the dopants.
Exemplary P-I-N Diode Formation Process
[0016] FIG. 1 is a flowchart showing selected operations in methods 100 of making a p-i-n diode film stack according to embodiments of the invention. The method 100 includes transferring a substrate into a substrate processing region 102. A flow of hydrogen is initiated and continues 103 while flows of GeH4 and SiH4 are delivered to the substrate processing region 104. An RF plasma is present in the substrate processing region during the growth of the film stack. A sequence of dopant precursors are delivered in operation 105 as a film of silicon germanium is grown. In the exemplary sequence 105, a boron-containing precursor is flowed first (e.g. TEB, TMB, BH3, B2H6, higher order boranes, ...) followed by a period of no (or low) flow and then a flow of a phosphorus-containing precursor (e.g. PH3 ...). This sequence results in a p-i-n diode stack with the p-type layer underneath the intrinsic layer which, in turn, is below the n-type layer. Both the p-i interface and the i-n interface are subsurface and protected at this point and the substrate may be transferred from the substrate processing region 108.
[0017] Intrinsic layers at the beginning or end of the sequence should be avoided to form a p-i-n rather than undesirable i-p-i-n or p-i-n-i structures. Such structures are avoided in a number of ways. The dopant precursor may be initiated at the same time as the flows of GeH4 and SiH4. Alternatively, GeH4 and SiH4 flows may be initiated and allowed to establish a steady flow. A flow of dopant precursor may then be started before or about the same time as the plasma power to the substrate processing region is turned on. Similarly, in order to avoid an intrinsic region at the end of the sequence, the plasma power may be stopped and the flows of dopant precursor, GeH4 and SiH4 may be stopped simultaneous with the termination of the plasma power. The flows may also be stopped after the termination of the plasma power and even at different times for each flow. These sequences for restricting an intrinsic layer to reside predominantly between the doped layers may also be applied to the other methods presented herein, in embodiments.
[0018] Flows of GeH4 and SiH4 are both continued throughout the growth of the film of silicon germanium in FIG. 1. In other embodiments the flows of either or both of GeH4 and SiH4 are interrupted between the first doped layer and the intrinsic layer or between the intrinsic layer and the second doped layer. The presence of hydrogen during the formation of the silicon germanium ensures the film is polycrystalline. Higher flows of hydrogen will typically result in larger crystal domains within the polycrystalline film which increases the electronic mobility and helps p-i-n diodes to tolerate higher current densities. The flow rate of hydrogen is greater than the sum of the flow rates of GeH4 and SiH by a factor of greater than or about 15, greater than or about 20, greater than or about 25 or greater than or about 30 in different embodiments. The deposited film may be amorphous without the accompanying flow of hydrogen. [0019] Variations on this sequence are clearly possible. The sequence may begin with the phosphorus-containing precursor and conclude with the boron-containing precursor which would result in a p-i-n diode stack having the n-type layer below the intrinsic layer and the p- type layer would be the outermost layer. Germanium may be supplied from other precursors such as digermane (Ge2H6) or higher order germanes. Similarly, silicon may be supplied from other precursors such as disilane (Si2H6) and higher-order silanes. The silane and germane-based precursors may also be replaced by halogen substituted alternatives having some or all the hydrogens replaced by a halogen.
[0020] The p-type dopant and the n-type dopant may be different than those used in the example of FIG. 1. Gallium may be used instead of boron to create the p-type layer and arsenic or antimony may be used in place of the phosphorus. Combinations of dopants of the same type may also be used in embodiments. Suitable precursors for delivering gallium to the substrate processing region include triethyl gallium (TEG) and trimethyl gallium (TMG). The most common dopant for arsenic is arsine (AsH3) and exemplary dopants for antimony include Stibine (SbH3), triethyl antimony (TESb) and trimethyl antimony (TMSb). Dopant- containing precursors may include halogen-substituted versions of all the precursors listed where a halogen (F, CI, Br ...) replace some or all the hydrogens present in the dopant- containing precursors described above.
[0021] The temperature of the substrate may be between about 150°C and about 600°C, between about 200°C and about 500°C or between about 300°C and about 400°C in different embodiments. Higher temperatures will typically result in larger mobilities since the crystal size in the polycrystalline silicon germanium increases with increased temperature. The pressure in the substrate processing region may be between about 0.5 Torr and about 10 Torr, between about 2 Torr and about 8 Torr or between about 4 Torr and about 6 Torr in different embodiments. The spacing between the top surface of the substrate and the bottom surface of the blocker plate assembly (described in detail later) in combination with the plasma power level determine the plasma power density used to excite the precursors. RF plasma frequencies may be one or a combination of RF frequencies (e.g. 350 kHz and/or 13.5 MHz) and are largely determined by communication interference considerations. Other frequencies are possible especially in regions where the other frequencies do not interfere with local frequencies allocated for communication. When 13.56 MHz is used to excite the plasma, the RF power may be between about 25 Watts and about 400 Watts, between about 50 Watts and about 350 Watts, between about 100 Watts and about 300 Watts or between about 150 Watts and about 250 Watts in different embodiments. [0022] The combined flow rate of the silane (S1H4) and germane (GeH4) may be between about 20 seem and about 200 seem, between about 50 seem and about 150 seem or between about 75 seem and about 125 seem in different embodiments. As mentioned previously, the flow rate of the hydrogen is preferably chosen to be above or about a high multiple (e.g. 10, 20, 30, 40 ...) of the combined flow rate of silane and germane. In absolute terms, the hydrogen flow rate may be between about 500 seem and about 10,000 seem, between about 1,000 seem and about 8,000 seem, between about 2,000 seem and about 7,000 seem or between about 4,000 seem and about 6,000 seem in different embodiments. Helium may also be added to the substrate processing region during formation of the p-i-n diode in order to improve the uniformity of the deposition across the substrate surface. The helium flow rate may be between about 1 ,000 seem and about 10,000 seem, between about 2,000 seem and about 9,000 seem, between about 3,000 seem and about 8,000 seem or between about 4,000 seem and about 6,000 seem in different embodiments. All flow rates and plasma powers provided herein correspond to a dual chamber which processes one side of two circular substrates having 300 mm diameters. Appropriate scaling is required for processes used to deposit p-i-n film stacks on substrate(s) whose processed surface area differs from these.
[0023] Referring now to FIG. 2, another flowchart is shown illustrating selected steps in methods 200 for forming a p-i-n diode structures as applied to resistivity switch devices. The method 200 includes transferring a substrate into a substrate processing region (operation 202) and providing germane (GeH4) and hydrogen (H2) to form a polycrystalline layer of germanium with the assistance of an RF plasma (operation 204). Flow rates, alternative germanium precursors, and RF plasma powers may be as they were described with reference to FIG. 1. In this example, no silicon-containing precursor is used in order to grow a germanium layer rather than a silicon-germanium layer. Germanium (Ge) provides the highest mobility and therefore results in devices which tolerate the highest current densities during operation. Silicon germanium (SixGei-x) offer a continuum of mobilities which increase more or less monotonically as the proportion of germanium is increased. Though not shown in FIG. 2, a silicon precursor may be flowed into the substrate processing region as well, in disclosed embodiments, to achieve the more general composition SixGei-x. [0024] As the film of germanium is grown, a sequence of dopant precursors are delivered in operation 206. The doping operation 206 includes flowing a phosphorus-containing precursor followed by no (or low) dopant flow followed by flowing a boron-containing precursor without breaking vacuum and exposing the substrate to the atmosphere at any point during the deposition. The sequence forms a p-i-n diode film stack having n-type material on the bottom and p-type material on the top (the outermost layer). Again, an intrinsic layer lies between the n-type and the p-type material. Intrinsic layers may not be devoid of dopants and there may be some concentration of active dopants in the intrinsic layer regardless of whether no flow or a reduced flow of dopants enters the substrate processing region during the formation of the p-i-n diode film stack. The dopant concentration of the intrinsic layer may be below or about 10 /cm , below or about 10 /cm or below or about 10 /cm in different embodiments (as with FIG. 1). Doping the film stack during deposition avoids the need to use ion implantation and enables the production of intrinsic layers with reduced dopant concentrations. [0025] Following formation of the p-i-n diode film stack, the substrate is removed from the substrate processing region 208. The mobility of the p-i-n diode film stacks grown as
9 9
described herein may be greater than or about one of 20 cm /V-sec, 50 cm /V-sec,
100 cm 2 /V-sec or 200 cm 2 /V-sec. The substrate is transferred to another deposition chamber where a resistivity switch material is deposited on the p-i-n diode film stack 210.
Incorporation of the p-i-n diode film stack into a memory device based on resistivity switch phenomenon is an exemplary application and many other applications will benefit from high mobility p-i-n diodes. The new film stack is patterned to form resistivity-switch memory columns 212. Applications which benefit from high density may require p-i-n diode columns of lateral dimension less than or about 60 nm, less than or about 50 nm, less than or about 40 nm, less than or about 30 nm or less than or about 20 nm in different embodiments.
[0026] The resulting p-i-n diode column is depicted in FIG. 3. The n-type material 305 is shown at the bottom of the column and the substrate extends below the column. The intrinsic portion 310 and the p-type portion 315 of the column are also shown. Columns having 30 nm width formed according to embodiments of the invention may tolerate currents of about 1 μΑ or more in the forward-biased direction. The ability to tolerate high currents allows resistivity switch material to be switched from a low-resistivity state to a high-resistivity state and to return the switch back to the low-resistivity state. Columns made according to disclosed embodiments enable even the latter transition to proceed for narrow high-density devices. Exemplary Silicon Oxide Deposition System
[0027] Deposition chambers that may implement embodiments of the present invention may include high-density plasma chemical vapor deposition (HDP-CVD) chambers, plasma enhanced chemical vapor deposition (PECVD) chambers, sub-atmospheric chemical vapor deposition (SACVD) chambers, and thermal chemical vapor deposition chambers, among other types of chambers. Specific examples of CVD systems that may implement embodiments of the invention include the CENTURA ULTIMA® HDP-CVD
chambers/systems, and PRODUCER® PECVD chambers/systems, available from Applied Materials, Inc. of Santa Clara, Calif.
[0028] Examples of substrate processing chambers that can be used with exemplary methods of the invention may include those shown and described in co-assigned U.S. Patent Publication No. 2007/0289534 to Lubomirsky et al, titled "PROCESS CHAMBER FOR DIELECTRIC GAPFILL," the entire contents of which is herein incorporated by reference for all purposes. Additional exemplary systems may include those shown and described in U.S. Pat. Nos. 6,387,207 and 6,830,624, which are also incorporated herein by reference for all purposes.
[0029] Embodiments of the deposition systems may be incorporated into larger fabrication systems for producing integrated circuit chips. FIG. 4 shows one such system 400 of deposition, baking and curing chambers according to disclosed embodiments. In the figure, a pair of FOUPs (front opening unified pods) 402 supply substrate substrates (e.g., 300 mm diameter wafers) that are received by robotic arms 404 and placed into a low pressure holding area 406 before being placed into one of the wafer processing chambers 408a-f. A second robotic arm 410 may be used to transport the substrate wafers from the holding area 406 to the processing chambers 408a-f and back.
[0030] The processing chambers 408a-f may include one or more system components for depositing, annealing, curing and/or etching a flowable dielectric film on the substrate wafer. In one configuration, two pairs of the processing chamber (e.g., 408c-d and 408e-f) may be used to deposit the flowable dielectric material on the substrate, and the third pair of processing chambers (e.g., 408a-b) may be used to anneal the deposited dielectic. In another configuration, the same two pairs of processing chambers (e.g., 408c-d and 408e-f) may be configured to both deposit and anneal a flowable dielectric film on the substrate, while the third pair of chambers (e.g., 408a-b) may be used for UV or E-beam curing of the deposited film. In still another configuration, all three pairs of chambers (e.g., 408a-f) may be configured to deposit and cure a flowable dielectric film on the substrate. In yet another configuration, two pairs of processing chambers (e.g., 408c-d and 408e-f) may be used for both deposition and UV or E-beam curing of the flowable dielectric, while a third pair of processing chambers (e.g. 408a-b) may be used for annealing the dielectric film. Any one or more of the processes described may be carried out on chamber(s) separated from the fabrication system shown in different embodiments.
[0031] In addition, one or more of the process chambers 408a-f may be configured as a wet treatment chamber. These process chambers include heating the flowable dielectric film in an atmosphere that include moisture. Thus, embodiments of system 400 may include wet treatment chambers 408a-b and anneal processing chambers 408c-d to perform both wet and dry anneals on the deposited dielectric film.
[0032] Referring now to FIG. 5, a vertical cross-sectional view of a PECVD chamber 500 is shown and includes a chamber body 500a and a chamber lid 500b. PECVD chamber 500 contains a gas supply system 505 which may provide several precursor through chamber lid 500b into upper chamber region 515. The precursors disperse within upper chamber region 515 and are evenly introduced into substrate processing region 520 through blocker plate assembly 523. During substrate processing, substrate processing region 520 houses substrate 525 which has been transferred onto substrate support pedestal 530. Support pedestal 530 may provide heat to substrate 525 during processing to facilitate a deposition reaction.
[0033] The bottom surface of blocker plate assembly 523 may be formed from an electrically conducting material in order to serve as an electrode for forming a capacitive plasma. During processing, the substrate (e.g. a semiconductor wafer) is positioned on a flat (or slightly convex) surface of the pedestal 530. Substrate support pedestal 530 can be moved controllably between a lower loading/off-loading position (depicted in FIG. 5) and an upper processing position (indicated by dashed line 533). The separation between the dashed line and the bottom surface of blocker plate assembly 523 is a parameter which helps control the plasma power density during processing.
[0034] Before entering upper chamber region 515, deposition and carrier gases are flowed from gas supply system 505 through combined or separated delivery lines. Generally, the supply line for each process gas includes (i) several safety shut-off valves 506 that can be used to automatically or manually shut-off the flow of process gas into the chamber, and (ii) mass flow controllers (not shown) that measure the flow of gas through the supply line. Some gases may flow through a remote plasma system (RPS) 510 prior to entry into upper chamber region 515.
[0035] Once inside upper chamber region 515, deposition and carrier gases are introduced into substrate processing region 500 through holes in perforated circular gas distribution faceplate 524 which forms the lower portion of blocker plate assembly 523. Blocker plate assembly 523 may also include a perforated blocker plate in order to increase the evenness of the distribution of precursors into substrate processing region 520.
[0036] The deposition process performed in the CVD chamber 500 can be either a thermal process or a plasma-enhanced process. In a plasma-enhanced process, an RF power supply 540 applies electrical power between gas distribution faceplate 524 and support pedestal 530 to excite the process gas mixture to form a plasma within the cylindrical region between gas distribution faceplate 524 and substrate 525 supported by pedestal 530. Gas distribution faceplate 524 has either a conducting surface or is insulating with a metal insert. Regardless of position, the metal portion of gas distribution faceplate 524 is electrically isolated from the rest of CVD chamber 500 via dielectric inserts which allow the voltage of faceplate 524 to be varied with respect to, especially, support pedestal 530.
[0037] Flowing precursors into upper chamber region 515 and subsequently into substrate processing region 520 in conjunction with applying RF power between faceplate 524 and support pedestal 530 creates a plasma between faceplate 524 and substrate 525. The plasma produces plasma effluents which react to deposit a desired film on the surface of the semiconductor wafer supported on pedestal 530. RF power supply 540 may be a mixed frequency RF power supply that typically supplies power at a high RF frequency (RF1) of 13.56 MHz and a low RF frequency (RF2) of 360 KHz to enhance the decomposition of reactive species introduced into substrate processing region 520. In a thermal process, RF power supply 540 would not be utilized, and the process gas mixture thermally reacts to deposit the desired films on the surface of the semiconductor wafer supported on support pedestal 530. Support pedestal 530 may be resistively heated to provide thermal energy to assist with the reaction.
[0038] During a plasma-enhanced deposition process, the plasma heats up process chamber 500, including the walls of the chamber body 500a surrounding an exhaust passageway (not shown) used to exhaust gases from the chamber 500. When the plasma is not turned on or during a thermal deposition process, a hot fluid may be circulated through the walls of the process chamber 500 to maintain the chamber at an elevated temperature. Channels (not shown) may be provided within the chamber walls of CVD chamber 500 for the hot fluid flow. Fluids used to heat the chamber body 500a and possibly chamber lid 500b may include water-based ethylene glycol, oil-based thermal transfer fluids and the like. Chamber heating can reduce condensation of reactant products which otherwise might migrate back into the processing chamber and adversely affect the current or a subsequent deposition. [0039] The remainder of the gas mixture that is not deposited in a layer, including reaction byproducts, is evacuated from the CVD chamber 500 by a vacuum pump through an orifice (not shown) in chamber body 500a.
[0040] The wafer support platter of support pedestal 530 (preferably aluminum, anodized aluminum, ceramic, or a combination thereof) is resistively heated using an embedded single- loop embedded heater element configured to make two full turns in the form of parallel concentric circles. An outer portion of the heater element runs adjacent to a perimeter of the support platter, while an inner portion runs on the path of a concentric circle having a smaller radius. The wiring to the heater element passes through the stem of support pedestal 500. [0041] Typically, any or all of the chamber lining, gas inlet manifold faceplate, and various other reactor hardware are made out of material such as aluminum, anodized aluminum, or ceramic. An example of such a CVD apparatus is described in co-assigned U.S. Pat. No. 5,558,717 entitled "CVD Processing Chamber," issued to Zhao et al, and hereby incorporated by reference in its entirety. [0042] A lift mechanism and motor raises and lowers the support pedestal 530 and its wafer lift pins 545 as wafers are transferred into and out of substrate processing region 520 by a robot blade (not shown) through an insertion/removal opening 550 in the side of chamber body 500a. The motor raises and lowers support pedestal 530 between a processing position 533 and a lower, wafer-loading position. [0043] Remote plasma system 510 may be mounted on chamber lid 500b of CVD chamber 500. In this case, remote plasma system 510 is desirably a compact, self-contained unit that can be conveniently mounted on chamber lid 500b and be easily retrofitted onto existing chambers without costly and time-consuming modifications. One suitable unit is the
ASTRON® generator available from Applied Science and Technology, Inc. of Woburn, Mass. The ASTRON® generator utilizes a low-field toroidal plasma to dissociate a process gas. In one example, the plasma dissociates a process gas including a fluorine-containing gas such as NF3 and a carrier gas such as argon to generate free fluorine which is used to clean film deposits in CVD chamber 500.
[0044] The substrate processing system is controlled by a system controller. In an exemplary embodiment, the system controller includes storage media and processors (e.g. general purpose microprocessors or application specific IC's). The processors may be processor cores present on a monolithic integrated circuit, separated but still located on a single-board computer (SBC) or located on separate printed circuit cards possibly located at different locations about the substrate processing system. The processors communicate with one another as well as with analog and digital input/output boards, interface boards and stepper motor controller boards using standard communication protocols.
[0045] The system controller controls all of the activities of the CVD machine. The system controller executes system control software, which is a computer program stored in a computer-readable medium. Preferably, the medium is a hard disk drive, but the medium may also be other kinds of memory. The computer program includes sets of instructions that dictate the timing, mixture of gases, chamber pressure, chamber and substrate temperatures, RF power levels, support pedestal position, and other parameters of a particular process. [0046] A process for depositing a varyingly-doped film stack on a substrate can be implemented using a computer program product that is executed by the system controller. The computer program code can be written in any conventional computer readable programming language: for example, 68000 assembly language, C, C++, Pascal, Fortran or others. Suitable program code is entered into a single file, or multiple files, using a conventional text editor, and stored or embodied in a computer usable medium, such as a memory system of the computer. If the entered code text is in a high level language, the code is compiled, and the resultant compiler code is then linked with an object code of
precompiled Microsoft Windows® library routines. To execute the linked, compiled object code the system user invokes the object code, causing the computer system to load the code in memory. The CPU then reads and executes the code to perform the tasks identified in the program.
[0047] The interface between a user and the controller is via a flat-panel touch-sensitive monitor. In the preferred embodiment two monitors are used, one mounted in the clean room wall for the operators and the other behind the wall for the service technicians. The two monitors may simultaneously display the same information, in which case only one accepts input at a time. To select a particular screen or function, the operator touches a designated area of the touch-sensitive monitor. The touched area changes its highlighted color, or a new menu or screen is displayed, confirming communication between the operator and the touch- sensitive monitor. Other devices, such as a keyboard, mouse, or other pointing or communication device, may be used instead of or in addition to the touch-sensitive monitor to allow the user to communicate with the system controller.
[0048] As used herein "substrate" may be a support substrate with or without layers formed thereon. The support substrate may be an insulator or a semiconductor of a variety of doping concentrations and profiles and may, for example, be a semiconductor substrate of the type used in the manufacture of integrated circuits. A layer of "silicon germanium", "silicon" or "germanium" may include minority concentrations of other elemental constituents such as nitrogen, hydrogen, carbon and the like. A gas in an "excited state" describes a gas wherein at least some of the gas molecules are in vibrationally-excited, dissociated and/or ionized states. A gas may be a combination of two or more gases. The term "column" is used throughout with no implication that the formed geometry is circular. Viewed from above the surface, columns may appear circular, oval, polygonal, rectangular, or a variety of other shapes. The term "precursor" is used to refer to any process gas which takes part in a reaction to either remove or deposit material from a surface.
[0049] Having described several embodiments, it will be recognized by those of skill in the art that various modifications, alternative constructions, and equivalents may be used without departing from the spirit of the invention. Additionally, a number of well-known processes and elements have not been described in order to avoid unnecessarily obscuring the present invention. Accordingly, the above description should not be taken as limiting the scope of the invention.
[0050] Where a range of values is provided, it is understood that each intervening value, to the tenth of the unit of the lower limit unless the context clearly dictates otherwise, between the upper and lower limits of that range is also specifically disclosed. Each smaller range between any stated value or intervening value in a stated range and any other stated or intervening value in that stated range is encompassed. The upper and lower limits of these smaller ranges may independently be included or excluded in the range, and each range where either, neither or both limits are included in the smaller ranges is also encompassed within the invention, subject to any specifically excluded limit in the stated range. Where the stated range includes one or both of the limits, ranges excluding either or both of those included limits are also included.
[0051] As used herein and in the appended claims, the singular forms "a", "an", and "the" include plural referents unless the context clearly dictates otherwise. Thus, for example, reference to "a process" includes a plurality of such processes and reference to "the precursor" includes reference to one or more precursor and equivalents thereof known to those skilled in the art, and so forth.
[0052] Also, the words "comprise," "comprising," "include," "including," and "includes" when used in this specification and in the following claims are intended to specify the presence of stated features, integers, components, or steps, but they do not preclude the presence or addition of one or more other features, integers, components, steps, acts, or groups.

Claims

WHAT IS CLAIMED IS: 1. A method of forming a high-current density vertical p-i-n diode on a substrate in a substrate processing region in a substrate processing chamber, the method comprising:
transferring the substrate into the substrate processing region;
flowing a group-IV-element-containing precursor having a group-IV flow rate while also flowing hydrogen with a hydrogen flow rate into the substrate processing region to form a polycrystalline semiconducting film on the substrate;
forming an RF plasma in the substrate processing region;
doping the semiconducting film during formation to form a vertical p-i-n film stack by sequentially
(1) supplying a first dopant-containing precursor at a first dopant flow rate during formation of a first doped layer,
(2) supplying essentially no flow rate of dopant-containing precursor during formation of an intrinsic layer,
(3) supplying a second dopant-containing precursor at a second dopant flow rate during formation of a second doped layer,
wherein formation of the first doped layer, the intrinsic layer and the second doped layer occur without exposing the substrate to atmosphere between formation of adjacent layers whereby oxygen incorporation near the interface is reduced and electronic mobility is improved, and wherein one of the first doped layer and the second doped layer is an n-type layer and the other is a p-type layer; and removing the substrate from the substrate processing region.
2. The method of claim 1, wherein the first dopant-containing precursor comprises a precursor selected from the group consisting of BH3, B2H6, higher order boranes, halogen-substituted boranes, TEB, TMB, TEG and TMG; and the second dopant-containing precursor comprises a precursor selected from the group consisting of P¾, halogen- substituted phosphines, AsH3, halogen-substituted arsines, SbH3, halogen- substituted stibines, TESb and TMSb.
3. The method of claim 1 , wherein the second dopant-containing precursor comprises a precursor selected from the group consisting of BH3, B2H6, higher order boranes, halogen-substituted boranes, TEB, TMB, TEG and TMG; and the first dopant- containing precursor comprises a precursor selected from the group consisting of PH3, halogen-substituted phosphines, AsH3, halogen-substituted arsines, SbH3, halogen-substituted stibines, TESb and TMSb.
4. The method of claim 1 , wherein the first doped layer, the intrinsic layer and the second doped layer consist essentially of silicon and germanium.
5. The method of claim 4, wherein the first doped layer, the intrinsic layer and the second doped layer consist essentially of germanium.
6. The method of claim 1, further comprising the operation of patterning the first doped layer, the intrinsic layer and the second doped layer to form a columnar p-i-n structure having a column width.
7. The method of claim 6, wherein the column width is less than or about 30 nm.
8. The method of claim 7, wherein the columnar p-i-n structure can tolerate 1 μΑιηρ of current.
9. The method of claim 1 , wherein the first doped layer is n-type and the second doped layer is p-type.
10. The method of claim 1 , wherein the first doped layer is p-type and the second doped layer is n-type.
1 1. The method of claim 1 , wherein the operation of supplying essentially no flow rate of dopant-containing precursor results in the intrinsic layer having a dopant density less than or about one of 10'7cmJ, 10"/cmJ or 10'7cmJ.
12. The method of claim 1, wherein the group-IV-element-containing precursor comprises a precursor selected from the group consisting of GeH4, Ge2H6, higher order germanes and halogen-substituted germanes.
13. The method of claim 1, wherein the group-IV-element-containing precursor comprises a precursor selected from the group consisting of SiH4, Si2H6, higher order silanes and halogen-substituted silanes.
14. The method of claim 1, further comprising the operation of flowing helium with a helium flow rate during formation of the p-i-n diode.
15. The method of claim 1, wherein the flow of the group-IV-element- containing precursor is interrupted between the first doped layer and the intrinsic layer or between the intrinsic layer and the second doped layer, but the vacuum is not broken so the substrate is not exposed to the atmosphere.
PCT/US2010/057670 2009-12-03 2010-11-22 High mobility monolithic p-i-n diodes WO2011068711A2 (en)

Priority Applications (2)

Application Number Priority Date Filing Date Title
JP2012542086A JP2013513238A (en) 2009-12-03 2010-11-22 High mobility monolithic pin diode
CN2010800545874A CN102640295A (en) 2009-12-03 2010-11-22 High mobility monolithic P-I-N diodes

Applications Claiming Priority (4)

Application Number Priority Date Filing Date Title
US26626409P 2009-12-03 2009-12-03
US61/266,264 2009-12-03
US12/824,032 US8298887B2 (en) 2009-12-03 2010-06-25 High mobility monolithic p-i-n diodes
US12/824,032 2010-06-25

Publications (2)

Publication Number Publication Date
WO2011068711A2 true WO2011068711A2 (en) 2011-06-09
WO2011068711A3 WO2011068711A3 (en) 2011-11-24

Family

ID=44082452

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/US2010/057670 WO2011068711A2 (en) 2009-12-03 2010-11-22 High mobility monolithic p-i-n diodes

Country Status (6)

Country Link
US (1) US8298887B2 (en)
JP (1) JP2013513238A (en)
KR (1) KR20120106970A (en)
CN (1) CN102640295A (en)
TW (1) TWI508181B (en)
WO (1) WO2011068711A2 (en)

Families Citing this family (59)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US9601692B1 (en) 2010-07-13 2017-03-21 Crossbar, Inc. Hetero-switching layer in a RRAM device and method
US9012307B2 (en) 2010-07-13 2015-04-21 Crossbar, Inc. Two terminal resistive switching device structure and method of fabricating
US9570678B1 (en) 2010-06-08 2017-02-14 Crossbar, Inc. Resistive RAM with preferental filament formation region and methods
US8946046B1 (en) 2012-05-02 2015-02-03 Crossbar, Inc. Guided path for forming a conductive filament in RRAM
KR101883236B1 (en) 2010-06-11 2018-08-01 크로스바, 인크. Pillar structure for memory device and method
US8374018B2 (en) 2010-07-09 2013-02-12 Crossbar, Inc. Resistive memory using SiGe material
US8168506B2 (en) 2010-07-13 2012-05-01 Crossbar, Inc. On/off ratio for non-volatile memory device and method
US8467227B1 (en) 2010-11-04 2013-06-18 Crossbar, Inc. Hetero resistive switching material layer in RRAM device and method
US8884261B2 (en) 2010-08-23 2014-11-11 Crossbar, Inc. Device switching using layered device structure
US8947908B2 (en) 2010-11-04 2015-02-03 Crossbar, Inc. Hetero-switching layer in a RRAM device and method
US8569172B1 (en) 2012-08-14 2013-10-29 Crossbar, Inc. Noble metal/non-noble metal electrode for RRAM applications
US8889521B1 (en) 2012-09-14 2014-11-18 Crossbar, Inc. Method for silver deposition for a non-volatile memory device
US8404553B2 (en) 2010-08-23 2013-03-26 Crossbar, Inc. Disturb-resistant non-volatile memory device and method
US9401475B1 (en) 2010-08-23 2016-07-26 Crossbar, Inc. Method for silver deposition for a non-volatile memory device
US8492195B2 (en) 2010-08-23 2013-07-23 Crossbar, Inc. Method for forming stackable non-volatile resistive switching memory devices
US8883589B2 (en) * 2010-09-28 2014-11-11 Sandisk 3D Llc Counter doping compensation methods to improve diode performance
US8558212B2 (en) 2010-09-29 2013-10-15 Crossbar, Inc. Conductive path in switching material in a resistive random access memory device and control
US8391049B2 (en) 2010-09-29 2013-03-05 Crossbar, Inc. Resistor structure for a non-volatile memory device and method
USRE46335E1 (en) 2010-11-04 2017-03-07 Crossbar, Inc. Switching device having a non-linear element
US8502185B2 (en) 2011-05-31 2013-08-06 Crossbar, Inc. Switching device having a non-linear element
WO2012066941A1 (en) * 2010-11-16 2012-05-24 シャープ株式会社 Method for manufacturing semiconductor device
US8930174B2 (en) 2010-12-28 2015-01-06 Crossbar, Inc. Modeling technique for resistive random access memory (RRAM) cells
US8815696B1 (en) 2010-12-31 2014-08-26 Crossbar, Inc. Disturb-resistant non-volatile memory device using via-fill and etchback technique
US9153623B1 (en) 2010-12-31 2015-10-06 Crossbar, Inc. Thin film transistor steering element for a non-volatile memory device
US8791010B1 (en) 2010-12-31 2014-07-29 Crossbar, Inc. Silver interconnects for stacked non-volatile memory device and method
US9620206B2 (en) 2011-05-31 2017-04-11 Crossbar, Inc. Memory array architecture with two-terminal memory cells
US8619459B1 (en) 2011-06-23 2013-12-31 Crossbar, Inc. High operating speed resistive random access memory
US8659929B2 (en) 2011-06-30 2014-02-25 Crossbar, Inc. Amorphous silicon RRAM with non-linear device and operation
US9564587B1 (en) 2011-06-30 2017-02-07 Crossbar, Inc. Three-dimensional two-terminal memory with enhanced electric field and segmented interconnects
US8946669B1 (en) 2012-04-05 2015-02-03 Crossbar, Inc. Resistive memory device and fabrication methods
US9627443B2 (en) 2011-06-30 2017-04-18 Crossbar, Inc. Three-dimensional oblique two-terminal memory with enhanced electric field
US9166163B2 (en) 2011-06-30 2015-10-20 Crossbar, Inc. Sub-oxide interface layer for two-terminal memory
US9252191B2 (en) * 2011-07-22 2016-02-02 Crossbar, Inc. Seed layer for a p+ silicon germanium material for a non-volatile memory device and method
US9729155B2 (en) 2011-07-29 2017-08-08 Crossbar, Inc. Field programmable gate array utilizing two-terminal non-volatile memory
US10056907B1 (en) 2011-07-29 2018-08-21 Crossbar, Inc. Field programmable gate array utilizing two-terminal non-volatile memory
US8674724B2 (en) 2011-07-29 2014-03-18 Crossbar, Inc. Field programmable gate array utilizing two-terminal non-volatile memory
US8710481B2 (en) * 2012-01-23 2014-04-29 Sandisk 3D Llc Non-volatile memory cell containing a nano-rail electrode
US8716098B1 (en) 2012-03-09 2014-05-06 Crossbar, Inc. Selective removal method and structure of silver in resistive switching device for a non-volatile memory device
US9087576B1 (en) 2012-03-29 2015-07-21 Crossbar, Inc. Low temperature fabrication method for a three-dimensional memory device and structure
US9685608B2 (en) 2012-04-13 2017-06-20 Crossbar, Inc. Reduced diffusion in metal electrode for two-terminal memory
US8658476B1 (en) 2012-04-20 2014-02-25 Crossbar, Inc. Low temperature P+ polycrystalline silicon material for non-volatile memory device
US8796658B1 (en) 2012-05-07 2014-08-05 Crossbar, Inc. Filamentary based non-volatile resistive memory device and method
US8765566B2 (en) 2012-05-10 2014-07-01 Crossbar, Inc. Line and space architecture for a non-volatile memory device
US9583701B1 (en) 2012-08-14 2017-02-28 Crossbar, Inc. Methods for fabricating resistive memory device switching material using ion implantation
US9741765B1 (en) 2012-08-14 2017-08-22 Crossbar, Inc. Monolithically integrated resistive memory using integrated-circuit foundry compatible processes
US8946673B1 (en) 2012-08-24 2015-02-03 Crossbar, Inc. Resistive switching device structure with improved data retention for non-volatile memory device and method
US9312483B2 (en) 2012-09-24 2016-04-12 Crossbar, Inc. Electrode structure for a non-volatile memory device and method
US9576616B2 (en) 2012-10-10 2017-02-21 Crossbar, Inc. Non-volatile memory with overwrite capability and low write amplification
US11068620B2 (en) 2012-11-09 2021-07-20 Crossbar, Inc. Secure circuit integrated with memory layer
US8982647B2 (en) 2012-11-14 2015-03-17 Crossbar, Inc. Resistive random access memory equalization and sensing
US9412790B1 (en) 2012-12-04 2016-08-09 Crossbar, Inc. Scalable RRAM device architecture for a non-volatile memory device and method
US9406379B2 (en) 2013-01-03 2016-08-02 Crossbar, Inc. Resistive random access memory with non-linear current-voltage relationship
US9324942B1 (en) 2013-01-31 2016-04-26 Crossbar, Inc. Resistive memory cell with solid state diode
US9112145B1 (en) 2013-01-31 2015-08-18 Crossbar, Inc. Rectified switching of two-terminal memory via real time filament formation
US8934280B1 (en) 2013-02-06 2015-01-13 Crossbar, Inc. Capacitive discharge programming for two-terminal memory cells
US9093635B2 (en) 2013-03-14 2015-07-28 Crossbar, Inc. Controlling on-state current for two-terminal memory
US9484199B2 (en) * 2013-09-06 2016-11-01 Applied Materials, Inc. PECVD microcrystalline silicon germanium (SiGe)
US10290801B2 (en) 2014-02-07 2019-05-14 Crossbar, Inc. Scalable silicon based resistive memory device
WO2018017216A1 (en) * 2016-07-18 2018-01-25 Applied Materials, Inc. A method and material for cmos contact and barrier layer

Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20020022349A1 (en) * 2000-05-23 2002-02-21 Shuichiro Sugiyama Semiconductor thin-film formation process, and amorphous silicon solar-cell device
US20070243338A1 (en) * 2006-04-14 2007-10-18 Aslami Mohd A Plasma deposition apparatus and method for making solar cells
KR20080074883A (en) * 2005-11-10 2008-08-13 쌘디스크 3디 엘엘씨 Vertical diode doped with antimony to avoid or limit dopant diffusion

Family Cites Families (14)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPH084071B2 (en) * 1985-12-28 1996-01-17 キヤノン株式会社 Deposited film formation method
US5298455A (en) * 1991-01-30 1994-03-29 Tdk Corporation Method for producing a non-single crystal semiconductor device
JP3169337B2 (en) * 1995-05-30 2001-05-21 キヤノン株式会社 Photovoltaic element and method for manufacturing the same
WO1999025029A1 (en) * 1997-11-10 1999-05-20 Kaneka Corporation Method of producing silicon thin-film photoelectric transducer and plasma cvd apparatus used for the method
US6180444B1 (en) * 1998-02-18 2001-01-30 International Business Machines Corporation Semiconductor device having ultra-sharp P-N junction and method of manufacturing the same
JP4358343B2 (en) * 1999-02-26 2009-11-04 株式会社カネカ Manufacturing method of silicon-based thin film photoelectric conversion device
DE10252878A1 (en) * 2002-11-12 2004-06-03 X-Fab Semiconductor Foundries Ag Monolithically integrated vertical pin photodiode integrated in BiCMOS technology
US7285464B2 (en) * 2002-12-19 2007-10-23 Sandisk 3D Llc Nonvolatile memory cell comprising a reduced height vertical diode
US7514762B2 (en) * 2003-12-15 2009-04-07 Koninklijke Philips Electronics N.V. Active matrix pixel device with photo sensor
US7405465B2 (en) * 2004-09-29 2008-07-29 Sandisk 3D Llc Deposited semiconductor structure to minimize n-type dopant diffusion and method of making
US7615502B2 (en) * 2005-12-16 2009-11-10 Sandisk 3D Llc Laser anneal of vertically oriented semiconductor structures while maintaining a dopant profile
US7586773B2 (en) * 2007-03-27 2009-09-08 Sandisk 3D Llc Large array of upward pointing p-i-n diodes having large and uniform current
JP2009267261A (en) * 2008-04-28 2009-11-12 Ebatekku:Kk Thin film manufacturing apparatus, thin film manufacturing method, thin film solar cell manufacturing apparatus, and thin film solar cell manufacturing method
US7941004B2 (en) * 2008-04-30 2011-05-10 Nec Laboratories America, Inc. Super resolution using gaussian regression

Patent Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20020022349A1 (en) * 2000-05-23 2002-02-21 Shuichiro Sugiyama Semiconductor thin-film formation process, and amorphous silicon solar-cell device
KR20080074883A (en) * 2005-11-10 2008-08-13 쌘디스크 3디 엘엘씨 Vertical diode doped with antimony to avoid or limit dopant diffusion
US20070243338A1 (en) * 2006-04-14 2007-10-18 Aslami Mohd A Plasma deposition apparatus and method for making solar cells

Also Published As

Publication number Publication date
JP2013513238A (en) 2013-04-18
TW201125041A (en) 2011-07-16
TWI508181B (en) 2015-11-11
KR20120106970A (en) 2012-09-27
US8298887B2 (en) 2012-10-30
WO2011068711A3 (en) 2011-11-24
CN102640295A (en) 2012-08-15
US20110136327A1 (en) 2011-06-09

Similar Documents

Publication Publication Date Title
US8298887B2 (en) High mobility monolithic p-i-n diodes
KR102330184B1 (en) Pecvd deposition of smooth silicon films
KR102510157B1 (en) Doped ald films for semiconductor patterning applications
KR102430939B1 (en) Low-Temperature Formation of High-Quality Silicon Oxide Films in Semiconductor Device Manufacturing
US10074543B2 (en) High dry etch rate materials for semiconductor patterning applications
US20120142172A1 (en) Pecvd deposition of smooth polysilicon films
US20230036426A1 (en) Method and apparatus for low temperature selective epitaxy in a deep trench
CN111524788A (en) Method for topologically selective film formation of silicon oxide
US20040175893A1 (en) Apparatuses and methods for forming a substantially facet-free epitaxial film
KR20120103719A (en) Pecvd multi-step processing with continuous plasma
US8598020B2 (en) Plasma-enhanced chemical vapor deposition of crystalline germanium
EP2394293A2 (en) Ion implanted substrate having capping layer and method
US10903070B2 (en) Asymmetric wafer bow compensation by chemical vapor deposition
US20220275510A1 (en) Thermal atomic layer deposition of silicon-containing films
CN113243039B (en) Method for growing doped group IV materials

Legal Events

Date Code Title Description
WWE Wipo information: entry into national phase

Ref document number: 201080054587.4

Country of ref document: CN

121 Ep: the epo has been informed by wipo that ep was designated in this application

Ref document number: 10834959

Country of ref document: EP

Kind code of ref document: A1

WWE Wipo information: entry into national phase

Ref document number: 2012542086

Country of ref document: JP

NENP Non-entry into the national phase

Ref country code: DE

ENP Entry into the national phase

Ref document number: 20127017252

Country of ref document: KR

Kind code of ref document: A

122 Ep: pct application non-entry in european phase

Ref document number: 10834959

Country of ref document: EP

Kind code of ref document: A2